データシートサーチシステム
  Japanese  ▼
ALLDATASHEET.JP

X  

MC-ACT-UL2LINK-NET データシート(PDF) 2 Page - Actel Corporation

部品番号 MC-ACT-UL2LINK-NET
部品情報  Function compatible with ATM Forum af-phy-0017.000 & af-phy-0039.000
Download  7 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
メーカー  ACTEL [Actel Corporation]
ホームページ  http://www.actel.com
Logo ACTEL - Actel Corporation

MC-ACT-UL2LINK-NET データシート(HTML) 2 Page - Actel Corporation

  MC-ACT-UL2LINK-NET Datasheet HTML 1Page - Actel Corporation MC-ACT-UL2LINK-NET Datasheet HTML 2Page - Actel Corporation MC-ACT-UL2LINK-NET Datasheet HTML 3Page - Actel Corporation MC-ACT-UL2LINK-NET Datasheet HTML 4Page - Actel Corporation MC-ACT-UL2LINK-NET Datasheet HTML 5Page - Actel Corporation MC-ACT-UL2LINK-NET Datasheet HTML 6Page - Actel Corporation MC-ACT-UL2LINK-NET Datasheet HTML 7Page - Actel Corporation  
Zoom Inzoom in Zoom Outzoom out
 2 / 7 page
background image
Functional Description
This core conforms to the appropriate standard(s). In general, standards do not define the internal user interface, only the external interfaces and protocols. There-
fore, Avnet Memec has created a simple FIFO interface to this core for easy user connectivity. This document describes this Avnet Memec created interface. Please
consult the appropriate standards document for all external signaling.
TX MASTER
The TX master is responsible for polling the phys and internal queues in order to send cells to the slave device.
Signal
Width
Direction
Description
EGR_CLK
1
Input
25/50 MHz Utopia Clock for all registers in this block
EGR_DATA
8/16
Output
Utopia Data Bus. 8 or 16 bits selectable
EGR_ADDR
5
Output
Utopia Address Bus used for polling
EGR_SOC
1
Output
Utopia Start of Cell signal used to flag the first byte/word in the cell
EGR_ENB_N
1
Output
Utopia Enable signal used for selection
EGR_CLAV
1
Input
Utopia Cell Available signal used to indicate that the phy has room for a cell
EGR_PRTY
1
Output
Utopia Parity used for odd parity on EGR_DATA
RD_DATA
N*8/16
Input
Internal FIFO Bus
RD_ENB
N
Output
Internal FIFO Read Enable Signal
DECREMENT
N
Output
Internal signal used to decrement cell available counter
EMPTY
N
Input
Internal FIFO Empty flag
FLAG
N
Input
Internal signal used to indicate that there is a cell waiting to be sent for this queue
Table 1: TX Master Signal List
TX FIFO
The TX FIFO contains the RAM FIFO and the packet counter block. The packet counter is responsible for generating the cell available flags for the rest of the design.
Every time a cell is written into the FIFO increment gets set and the cell count goes up, and when a cell is read decrement is set and the cell count goes down. The
cell available “flag” is set when there is at least one cell in the FIFO that needs to be read. The FIFO operates in synchronous and asynchronous systems and can
hold 9 cells. There is one FIFO per PHY polled.
Signal
Width
Direction
Description
WR_CLK
1
Input
System Clock for all registers in this block
WR_DATA
N*8/16
Input
Write data bus for FIFO
WR_ENB
N
Input
Write enable signal for FIFO
INCREMENT
N
Input
Increment signal for packet counter block
A_FULL
N
Output
Almost full for FIFO indicates that the FIFO does not have enough room for an
additional cell.
RD_CLK
1
Input
Read clock for the FIFO = EGR_CLK for all read registers in this block
RD_DATA
N*8/16
Output
Read data bus for the FIFO
RD_ENB
N
Input
Read enable signal for the FIFO
DECREMENT
N
Input
Decrement signal for packet counter block
EMPTY
N
Output
Indicates when FIFO is empty
Table 2: TX FIFO Signal List


同様の部品番号 - MC-ACT-UL2LINK-NET

メーカー部品番号データシート部品情報
logo
Actel Corporation
MC-ACT-UL2PHY ACTEL-MC-ACT-UL2PHY Datasheet
231Kb / 4P
   ATM cell processors ATM switch fabrics
More results

同様の説明 - MC-ACT-UL2LINK-NET

メーカー部品番号データシート部品情報
logo
Actel Corporation
MC-ACT-UL3LINK-NET ACTEL-MC-ACT-UL3LINK-NET Datasheet
270Kb / 5P
   Function compatible with ATM Forum Asynchronous/synchronous FIFO using RAM
logo
Maxim Integrated Produc...
DS26101 MAXIM-DS26101 Datasheet
560Kb / 62P
   8-Port TDM-to-ATM PHY
REV: 032503
DS26102 MAXIM-DS26102 Datasheet
607Kb / 64P
   16-Port TDM-to-ATM PHY
REV: 021403
logo
AVAGO TECHNOLOGIES LIMI...
AFBR-59F1Z AVAGO-AFBR-59F1Z Datasheet
367Kb / 8P
   Electrically compatible with 100BaseFX PHY ICs
logo
PMC-Sierra, Inc
PM7375-1 PMC-PM7375-1 Datasheet
65Kb / 2P
   ATM SAR and PHY Processor for PCI Bus
PM7375 PMC-PM7375 Datasheet
119Kb / 4P
   ATM SAR and PHY Processor for PCI Bus
logo
Integrated Device Techn...
IDT77V106L25 IDT-IDT77V106L25 Datasheet
216Kb / 27P
   3.3V ATM PHY for 25.6 and 51.2 Mbps
IDT77105 IDT-IDT77105 Datasheet
335Kb / 24P
   PHY (TC-PMD) for 25.6 Mbps ATM Networks
logo
PMC-Sierra, Inc
PM7342 PMC-PM7342 Datasheet
65Kb / 2P
   32 Link Inverse Multiplexer for ATM (IMA) / UNI PHY
logo
Nuvotem Talema
UTM-3000-J TALEMA-UTM-3000-J Datasheet
82Kb / 1P
   ATM 25MBPS Pulse Transformer for Novacom & SEEQ PHY Interface
More results


Html Pages

1 2 3 4 5 6 7


データシート ダウンロード

Go To PDF Page


リンク URL




プライバシーポリシー
ALLDATASHEET.JP
ALLDATASHEETはお客様のビジネスに役立ちますか?  [ DONATE ] 

Alldatasheetは   |   広告   |   お問い合わせ   |   プライバシーポリシー   |   リンク交換   |   メーカーリスト
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com