データシートサーチシステム
  Japanese  ▼
ALLDATASHEET.JP

X  

AD9888 データシート(PDF) 7 Page - Analog Devices

部品番号 AD9888
部品情報  100/140/170/205 MSPS Analog Flat Panel Interface
Download  32 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
メーカー  AD [Analog Devices]
ホームページ  http://www.analog.com
Logo AD - Analog Devices

AD9888 データシート(HTML) 7 Page - Analog Devices

Back Button AD9888 Datasheet HTML 3Page - Analog Devices AD9888 Datasheet HTML 4Page - Analog Devices AD9888 Datasheet HTML 5Page - Analog Devices AD9888 Datasheet HTML 6Page - Analog Devices AD9888 Datasheet HTML 7Page - Analog Devices AD9888 Datasheet HTML 8Page - Analog Devices AD9888 Datasheet HTML 9Page - Analog Devices AD9888 Datasheet HTML 10Page - Analog Devices AD9888 Datasheet HTML 11Page - Analog Devices Next Button
Zoom Inzoom in Zoom Outzoom out
 7 / 32 page
background image
REV. A
AD9888
–7–
PIN FUNCTION DESCRIPTIONS (continued)
Pin
Description
CKINV
Sampling Clock Inversion (Optional)
This pin may be used to invert the pixel sampling clock, which has the effect of shifting the sampling phase 180
°. This is
in support of Alternate Pixel Sampling mode, wherein higher-frequency input signals (up to 410 Mpps) may be captured by
first sampling the odd pixels, then capturing the even pixels on the subsequent frame.
This pin should be exercised only during blanking intervals (typically vertical blanking) as it may produce several
samples of corrupted data during the phase shift.
CKINV should be grounded when not used.
Outputs
DRA7-0
Data Output, Red Channel, Port A
DRB7-0
Data Output, Red Channel, Port B
DGA7-0
Data Output, Green Channel, Port A
DGB7-0
Data Output, Green Channel, Port B
DBA7-0
Data Output, Blue Channel, Port A
DBB7-0
Data Output, Blue Channel, Port B
These are the main data outputs. Bit 7 is the MSB.
Each channel has two ports. When the part is operated in single-channel mode (Channel Mode bit (15H, Bit 7) = 0), all
data are presented to Port A, and Port B is placed in a high-impedance state.
Programming the Channel Mode bit to 1 establishes dual-channel mode, wherein alternate pixels are presented to Port A and
Port B of each channel. These will appear simultaneously; two pixels are presented at the time of every second input
pixel, when the Output Mode bit (15H, Bit 6) is set to 1 (parallel mode). When the Output Mode bit is set to 0, pixel
data appear alternately on the two ports, one new sample with each incoming pixel (interleaved mode).
In dual-channel mode, the first pixel after HSYNC is routed to Port A. The second pixel goes to Port B, the third to A,
etc. This can be reversed by setting the A/B Invert bit to 1 (15H, Bit 5).
The delay from pixel sampling time to output is fixed. When the sampling time is changed by adjusting the PHASE regis-
ter, the output timing is shifted as well. The DATACK,
DATACK and HSOUT outputs are also moved, so the
timing relationship among the signals is maintained.
DATACK
Data Output Clock
DATACK
Data Output Clock Complement
Differential data clock output signals to be used to strobe the output data and HSOUT into external logic.
They are produced by the internal clock generator and are synchronous with the internal pixel sampling clock.
When the AD9888 is operated in single-channel mode, the output frequency is equal to the pixel sampling frequency.
When operating in dual-channel mode, the clock frequency is one-half the pixel frequency, as is the output data frequency.
When the sampling time is changed by adjusting the PHASE register, the output timing is shifted as well. The Data,
DATACK,
DATACK and HSOUT outputs are all moved, so the timing relationship among the signals is maintained.
Either or both signals may be used, depending on the timing mode and interface design employed.
HSOUT
Horizontal Sync Output
A reconstructed and phase-aligned version of the Hsync input. Both the polarity and duration of this output can be
programmed via serial bus registers.
By maintaining alignment with DATACK,
DATACK, and Data, data timing with respect to horizontal sync can always
be determined.
SOGOUT
Sync-On-Green Slicer Output
This pin can be programmed to output either the output from the Sync-On-Green slicer comparator or an unproc-
essed but delayed version of the Hsync input. See the Sync Processing Block Diagram (Figure 25) to view how this pin is
connected. (Note: Besides slicing off SOG, the output from this pin gets no other additional processing on the AD9888.
Vsync separation is performed via the sync separator.)
REF BYPASS
Internal Reference BYPASS
Bypass for the internal 1.25 V band gap reference. It should be connected to ground through a 0.1
µF capacitor. The abso-
lute accuracy of this reference is
±4%, and the temperature coefficient is ±50 ppm, which is adequate for most AD9888
applications. If higher accuracy is required, an external reference may be employed instead.
RMIDSCV
RED Channel Midscale Voltage BYPASS
BMIDSCV
BLUE Channel Midscale Voltage BYPASS
Bypasses for the internal midscale voltage references. They should each be connected to ground through 0.1
µF
capacitors. The exact voltage varies with the gain setting of the BLUE channel.


同様の部品番号 - AD9888

メーカー部品番号データシート部品情報
logo
Analog Devices
AD9888 AD-AD9888 Datasheet
501Kb / 36P
   100 MSPS/140 MSPS/170 MSPS Analog Flat Panel Interface
REV. C
AD9888KSZ-100 AD-AD9888KSZ-100 Datasheet
501Kb / 36P
   100 MSPS/140 MSPS/170 MSPS Analog Flat Panel Interface
REV. C
AD9888KSZ-140 AD-AD9888KSZ-140 Datasheet
501Kb / 36P
   100 MSPS/140 MSPS/170 MSPS Analog Flat Panel Interface
REV. C
AD9888KSZ-170 AD-AD9888KSZ-170 Datasheet
501Kb / 36P
   100 MSPS/140 MSPS/170 MSPS Analog Flat Panel Interface
REV. C
AD9888 AD-AD9888_11 Datasheet
501Kb / 36P
   100 MSPS/140 MSPS/170 MSPS Analog Flat Panel Interface
REV. C
More results

同様の説明 - AD9888

メーカー部品番号データシート部品情報
logo
Analog Devices
AD9888 AD-AD9888_15 Datasheet
501Kb / 36P
   100 MSPS/140 MSPS/170 MSPS Analog Flat Panel Interface
REV. C
AD9888 AD-AD9888_11 Datasheet
501Kb / 36P
   100 MSPS/140 MSPS/170 MSPS Analog Flat Panel Interface
REV. C
AD9884A AD-AD9884A_15 Datasheet
220Kb / 24P
   100 MSPS/140 MSPS Analog Flat Panel Interface
REV. C
AD9884A AD-AD9884A Datasheet
186Kb / 24P
   100 MSPS/140 MSPS Analog Flat Panel Interface
REV. B
AD9884AKSZ-140 AD-AD9884AKSZ-140 Datasheet
220Kb / 24P
   100 MSPS/140 MSPS Analog Flat Panel Interface
REV. C
logo
National Semiconductor ...
ADCS9888 NSC-ADCS9888 Datasheet
764Kb / 34P
   205/170/140 MSPS Video Analog Front End
ADCS9888 NSC-ADCS9888_05 Datasheet
1Mb / 34P
   205/170/140 MSPS Video Analog Front End
logo
Analog Devices
AD9883A AD-AD9883A Datasheet
229Kb / 28P
   110 MSPS/140 MSPS Analog Interface for Flat Panel Displays
REV. B
AD9985 AD-AD9985_15 Datasheet
355Kb / 32P
   110 MSPS/140 MSPS Analog Interface for Flat Panel Displays
REV. 0
AD9883A AD-AD9883A_15 Datasheet
235Kb / 28P
   110 MSPS/140 MSPS Analog Interface for Flat Panel Displays
REV. B
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32


データシート ダウンロード

Go To PDF Page


リンク URL




プライバシーポリシー
ALLDATASHEET.JP
ALLDATASHEETはお客様のビジネスに役立ちますか?  [ DONATE ] 

Alldatasheetは   |   広告   |   お問い合わせ   |   プライバシーポリシー   |   リンク交換   |   メーカーリスト
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com