データシートサーチシステム
  Japanese  ▼
ALLDATASHEET.JP

X  

UPD48576118F1 データシート(PDF) 18 Page - Renesas Technology Corp

部品番号 UPD48576118F1
部品情報  576M-BIT Low Latency DRAM
Download  52 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
メーカー  RENESAS [Renesas Technology Corp]
ホームページ  http://www.renesas.com
Logo RENESAS - Renesas Technology Corp

UPD48576118F1 データシート(HTML) 18 Page - Renesas Technology Corp

Back Button UPD48576118F1 Datasheet HTML 14Page - Renesas Technology Corp UPD48576118F1 Datasheet HTML 15Page - Renesas Technology Corp UPD48576118F1 Datasheet HTML 16Page - Renesas Technology Corp UPD48576118F1 Datasheet HTML 17Page - Renesas Technology Corp UPD48576118F1 Datasheet HTML 18Page - Renesas Technology Corp UPD48576118F1 Datasheet HTML 19Page - Renesas Technology Corp UPD48576118F1 Datasheet HTML 20Page - Renesas Technology Corp UPD48576118F1 Datasheet HTML 21Page - Renesas Technology Corp UPD48576118F1 Datasheet HTML 22Page - Renesas Technology Corp Next Button
Zoom Inzoom in Zoom Outzoom out
 18 / 52 page
background image
µµµµPD48576118F1
R10DS0257EJ0101 Rev. 1.01
Page 18 of 51
Jan. 15, 2016
Figure 2-2. Clock Input
Notes 1.
DKx and DKx# have the same requirements as CK and CK#.
2.
All voltages referenced to VSS.
3.
Tests for AC timing, IDD and electrical AC and DC characteristics may be conducted at normal
reference/supply voltage levels; but the related specifications and device operations are tested for the full
voltage range specified.
4.
AC timing and IDD tests may use a VIL to VIH swing of up to 1.5 V in the test environment, but input
timing is still referenced to VREF (or the crossing point for CK/CK#), and parameters specifications are
tested for the specified AC input levels under normal use conditions. The minimum slew rate for the input
signals used to test the device is 2V/ns in the range between VIL(AC) and VIH(AC).
5.
The AC and DC input level specifications are as defined in the HSTL Standard (i.e. the receiver will
effectively switch as a result of the signal crossing the AC input level, and will remain in that state as long
as the signal does not ring back above[below] the DC input LOW[HIGH] level).
6.
The CK/CK# input reference level (for timing referenced to CK/CK#) is the point at which CK and CK#
cross. The input reference level for signal other than CK/CK# is VREF.
7.
CK and CK# input slew rate must be >= 2V/ns (>=4V/ns if measured differentially).
8.
VID is the magnitude of the difference between the input level on CK and input level on CK#.
9.
The value of VIX is expected to equal VDDQ/2 of the transmitting device and must track variations in the DC
level of the same.
10.
CK and CK# must cross within the region.
11.
CK and CK# must meet at least VID(DC) (MIN.) when static and centered around VDDQ/2.
12.
Minimum peak-to-peak swing.
VIN(DC) MAX.
CK#
VDD
Q/2 + 0.15
VDD
Q/2
VDD
Q/2 - 0.15
CK
VIN(DC) MIN.
Minimum Clock Level
VIX(AC) MAX.
VIX(AC) MIN.
VID(DC)
Note11
VID(AC)
Note12
Note 10
Maximum Clock Level


同様の部品番号 - UPD48576118F1

メーカー部品番号データシート部品情報
logo
Renesas Technology Corp
UPD48576118FF-E18-DW1 RENESAS-UPD48576118FF-E18-DW1 Datasheet
1Mb / 52P
   576M-BIT Low Latency DRAM Separate I/O
Oct 01, 2012
UPD48576118FF-E18-DW1-A RENESAS-UPD48576118FF-E18-DW1-A Datasheet
1Mb / 52P
   576M-BIT Low Latency DRAM Separate I/O
Oct 01, 2012
UPD48576118FF-E24-DW1 RENESAS-UPD48576118FF-E24-DW1 Datasheet
1Mb / 52P
   576M-BIT Low Latency DRAM Separate I/O
Oct 01, 2012
UPD48576118FF-E24-DW1-A RENESAS-UPD48576118FF-E24-DW1-A Datasheet
1Mb / 52P
   576M-BIT Low Latency DRAM Separate I/O
Oct 01, 2012
UPD48576118FF-E25-DW1 RENESAS-UPD48576118FF-E25-DW1 Datasheet
1Mb / 52P
   576M-BIT Low Latency DRAM Separate I/O
Oct 01, 2012
More results

同様の説明 - UPD48576118F1

メーカー部品番号データシート部品情報
logo
Renesas Technology Corp
UPD48576209F1 RENESAS-UPD48576209F1 Datasheet
1Mb / 54P
   576M-BIT Low Latency DRAM
UPD48576109 RENESAS-UPD48576109 Datasheet
1Mb / 52P
   576M-BIT Low Latency DRAM Separate I/O
Oct 01, 2012
UPD48576209 RENESAS-UPD48576209 Datasheet
1Mb / 53P
   576M-BIT Low Latency DRAM Common I/O
Oct 01, 2012
UPD48288209AF1 RENESAS-UPD48288209AF1 Datasheet
1Mb / 54P
   288M-BIT Low Latency DRAM
UPD48288118AF1 RENESAS-UPD48288118AF1 Datasheet
1Mb / 52P
   288M-BIT Low Latency DRAM
UPD48288209-A RENESAS-UPD48288209-A Datasheet
862Kb / 50P
   288M-BIT Low Latency DRAM Common I/O
Feb 01, 2013
UPD48288118-A RENESAS-UPD48288118-A Datasheet
843Kb / 48P
   288M-BIT Low Latency DRAM Separate I/O
Feb 01, 2013
logo
GSI Technology
GS4576C36GL-25I GSI-GS4576C36GL-25I Datasheet
2Mb / 63P
   576Mb CIO Low Latency DRAM (LLDRAM II)
logo
Micron Technology
MT49H8M32 MICRON-MT49H8M32 Datasheet
652Kb / 43P
   REDUCED LATENCY DRAM RLDRAM
logo
Renesas Technology Corp
RMHE41A184AGBG RENESAS-RMHE41A184AGBG Datasheet
644Kb / 52P
   1.1G-BIT Low Latency DRAM-III Common I/O Burst Length of 4
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52


データシート ダウンロード

Go To PDF Page


リンク URL




プライバシーポリシー
ALLDATASHEET.JP
ALLDATASHEETはお客様のビジネスに役立ちますか?  [ DONATE ] 

Alldatasheetは   |   広告   |   お問い合わせ   |   プライバシーポリシー   |   リンク交換   |   メーカーリスト
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com