データシートサーチシステム
  Japanese  ▼
ALLDATASHEET.JP

X  

GS8342Q36E-200 データシート(PDF) 7 Page - GSI Technology

部品番号 GS8342Q36E-200
部品情報  36Mb SigmaQuad-II Burst of 4 SRAM
Download  34 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
メーカー  GSI [GSI Technology]
ホームページ  http://www.gsitechnology.com
Logo GSI - GSI Technology

GS8342Q36E-200 データシート(HTML) 7 Page - GSI Technology

Back Button GS8342Q36E-200 Datasheet HTML 3Page - GSI Technology GS8342Q36E-200 Datasheet HTML 4Page - GSI Technology GS8342Q36E-200 Datasheet HTML 5Page - GSI Technology GS8342Q36E-200 Datasheet HTML 6Page - GSI Technology GS8342Q36E-200 Datasheet HTML 7Page - GSI Technology GS8342Q36E-200 Datasheet HTML 8Page - GSI Technology GS8342Q36E-200 Datasheet HTML 9Page - GSI Technology GS8342Q36E-200 Datasheet HTML 10Page - GSI Technology GS8342Q36E-200 Datasheet HTML 11Page - GSI Technology Next Button
Zoom Inzoom in Zoom Outzoom out
 7 / 34 page
background image
Preliminary
GS8342Q08/09/18/36E-300/250/200/167
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Rev: 1.02 8/2005
7/34
© 2003, GSI Technology
Background
Separate I/O SRAMs, from a system architecture point of view, are attractive in applications where alternating reads and writes are
needed. Therefore, the SigmaQuad-II SRAM interface and truth table are optimized for alternating reads and writes. Separate I/O
SRAMs are unpopular in applications where multiple reads or multiple writes are needed because burst read or write transfers from
Separate I/O SRAMs can cut the RAM’s bandwidth in half.
Alternating Read-Write Operations
SigmaQuad-II SRAMs follow a few simple rules of operation.
- Read or Write commands issued on one port are never allowed to interrupt an operation in progress on the other port.
- Read or Write data transfers in progress may not be interrupted and re-started.
- R and W high always deselects the RAM.
- All address, data, and control inputs are sampled on clock edges.
In order to enforce these rules, each RAM combines present state information with command inputs. See the Truth Table for
details.
SigmaQuad-II B2 SRAM DDR Read
The read port samples the status of the Address Input and R pins at each rising edge of K. A low on the Read Enable-bar pin, R,
begins a read cycle. Data can be clocked out after the next rising edge of K with a rising edge of C (or by K if C and C are tied
high), and after the following rising edge of K with a rising edge of C (or by K if C and C are tied high). Clocking in a high on the
Read Enable-bar pin, R, begins a read port deselect cycle.
SigmaQuad-II B2 Double Data Rate SRAM Read First
Read A
NOP
Write B
Read C Write D
Read E Write F
Read G Write H
A
B
C
D
E
F
G
H
B
B+1
D
D+1
F
F+1
H
H+1
B
B+1
D
D+1
F
F+1
H
H+1
A
A+1
C
C+1
E
K
K
Address
R
W
BWx
D
C
C
Q
CQ
CQ


同様の部品番号 - GS8342Q36E-200

メーカー部品番号データシート部品情報
logo
GSI Technology
GS8342Q36BD-333I GSI-GS8342Q36BD-333I Datasheet
666Kb / 34P
   36Mb SigmaQuad-IITM Burst of 2 SRAM
More results

同様の説明 - GS8342Q36E-200

メーカー部品番号データシート部品情報
logo
GSI Technology
GS8342D08E GSI-GS8342D08E Datasheet
1Mb / 37P
   36Mb SigmaQuad-II Burst of 4 SRAM
GS8342D06 GSI-GS8342D06 Datasheet
412Kb / 30P
   36Mb SigmaQuad-II Burst of 4 SRAM
GS8342DT20BD-500 GSI-GS8342DT20BD-500 Datasheet
524Kb / 30P
   36Mb SigmaQuad-II Burst of 4 SRAM
GS8342D38BGD-350 GSI-GS8342D38BGD-350 Datasheet
523Kb / 30P
   36Mb SigmaQuad-IITM Burst of 4 SRAM
GS8342D11BGD-350 GSI-GS8342D11BGD-350 Datasheet
523Kb / 30P
   36Mb SigmaQuad-IITM Burst of 4 SRAM
GS8342DT11BD-550 GSI-GS8342DT11BD-550 Datasheet
524Kb / 30P
   36Mb SigmaQuad-IITM Burst of 4 SRAM
GS8342DT38BD-400I GSI-GS8342DT38BD-400I Datasheet
524Kb / 30P
   36Mb SigmaQuad-IITM Burst of 4 SRAM
GS8342D10BGD-450 GSI-GS8342D10BGD-450 Datasheet
506Kb / 29P
   36Mb SigmaQuad-IITM Burst of 4 SRAM
GS8342D11BGD-550 GSI-GS8342D11BGD-550 Datasheet
523Kb / 30P
   36Mb SigmaQuad-IITM Burst of 4 SRAM
GS8342D19BD-300I GSI-GS8342D19BD-300I Datasheet
506Kb / 29P
   36Mb SigmaQuad-IITM Burst of 4 SRAM
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34


データシート ダウンロード

Go To PDF Page


リンク URL




プライバシーポリシー
ALLDATASHEET.JP
ALLDATASHEETはお客様のビジネスに役立ちますか?  [ DONATE ] 

Alldatasheetは   |   広告   |   お問い合わせ   |   プライバシーポリシー   |   リンク交換   |   メーカーリスト
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com