データシートサーチシステム
Selected language   Japanese  ▼

Delete All
ON OFF
ALLDATASHEET.JP

X  

Preview PDF Download HTML

MC68340 データシート(PDF) 89 Page - Freescale Semiconductor, Inc

部品番号. MC68340
部品情報  Integrated Processor with DMA User’s Manual
ダウンロード  441 Pages
Scroll/Zoom Zoom In 100% Zoom Out
メーカー  FREESCALE [Freescale Semiconductor, Inc]
ホームページ  http://www.freescale.com
Logo 

MC68340 Datasheet(HTML) 89 Page - Freescale Semiconductor, Inc

Zoom Inzoom in Zoom Outzoom out
 89 / 441 page
background image
3- 40
MC68340 USER’S MANUAL
MOTOROLA
occurs during the stacking operation, the second error is considered a double bus fault.
When a double bus fault occurs, the MC68340 halts and asserts
HALT. Only a reset
operation can restart a halted MC68340. However, bus arbitration can still occur (see 3.6
Bus Arbitration). A second bus error or address error that occurs after exception
processing has completed (during the execution of the exception handler routine or later)
does not cause a double bus fault. A bus cycle that is retried does not constitute a bus
error or contribute to a double bus fault. The MC68340 continues to retry the same bus
cycle as long as the external hardware requests it.
Reset can also be generated internally by the halt monitor (see Section 5 CPU32).
3.6 BUS ARBITRATION
The bus design of the MC68340 provides for a single bus master at any one time, either
the MC68340 or an external device. One or more of the external devices on the bus can
have the capability of becoming bus master for the external bus, but not the MC68340
internal bus. Bus arbitration is the protocol by which an external device becomes bus
master; the bus controller in the MC68340 manages the bus arbitration signals so that the
MC68340 has the lowest priority. External devices that need to obtain the bus must assert
the bus arbitration signals in the sequences described in the following paragraphs.
Systems having several devices that can become bus master require external circuitry to
assign priorities to the devices so that, when two or more external devices attempt to
become bus master at the same time, the one having the highest priority becomes bus
master first. The sequence of the protocol is as follows:
1. An external device asserts
BR.
2. The MC68340 asserts
BG to indicate that the bus is available.
3. The external device asserts
BGACK to indicate that it has assumed bus mastership.
NOTE
The MC68340 does not place
CS3–CS0 in a high-impedance
state after reset or when the bus is granted to an external
master.
BR may be issued any time during a bus cycle or between cycles. BG is asserted in
response to
BR. To guarantee operand coherency, BG is only asserted at the end of an
operand transfer. Additionally,
BG is not asserted until the end of a read-modify-write
operation (when
RMC is negated) in response to a BR signal. When the requesting device
receives
BG and more than one external device can be bus master, the requesting device
should begin whatever arbitration is required. When the external device assumes bus
mastership, it asserts
BGACK and maintains BGACK during the entire bus cycle (or
cycles) for which it is bus master. The following conditions must be met for an external
device to assume mastership of the bus through the normal bus arbitration procedure: 1) it
must have received
BG through the arbitration process, and 2) BGACK must be inactive,
indicating that no other bus master has claimed ownership of the bus.
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com


Html ページ

1  2  3  4  5  6  7  8  9  10  11  12  13  14  15  16  17  18  19  20  21  22  23  24  25  26  27  28  29  30  31  32  33  34  35  36  37  38  39  40  41  42  43  44  45  46  47  48  49  50  51  52  53  54  55  56  57  58  59  60  61  62  63  64  65  66  67  68  69  70  71  72  73  74  75  76  77  78  79  80  81  82  83  84  85  86  87  88  89  90  91  92  93  94  95  96  97  98  99  100   ...More


Datasheet Download



関連電子部品番号

部品番号コンポーネントの説明Html Viewメーカー
HMC585MS8GHIGH IP3 GaAs MMIC MIXER with INTEGRATED LO AMPLIFIER 400 - 650 MHz 1 2 3 4 5 MoreHittite Microwave Corporation
ADA4412-3Integrated Triple Video Filter with Selectable Cutoff Frequencies for RGB HD/SD 1 2 3 4 5 MoreAnalog Devices
LMX2531LQ1500EHigh Performance Frequency Synthesizer System with Integrated VCO 1 2 3 4 5 MoreNational Semiconductor (TI)
MSP34X1GMultistandard Sound Processor Family with Virtual Dolby Surround 1 2 3 4 5 MoreMicronas
ADN2804622 Mbps Clock and Data Recovery IC with Integrated Limiting Amplifier 1 2 3 4 5 MoreAnalog Devices
AD999212-Bit CCD Signal Processor with Precision Timing Generator 1 2 3 4 5 MoreAnalog Devices
ADE7768Energy Metering IC with Integrated Oscillator and Positive Power Accumulation 1 2 3 4 5 MoreAnalog Devices
CS5302Two−Phase Buck Controller with Integrated Gate Drivers and 4−Bit DAC 1 2 3 4 5 MoreON Semiconductor
CS5303Three−Phase Buck Controller with Integrated Gate Drivers 1 2 3 4 5 MoreON Semiconductor
CS5308Two−Phase PWM Controller with Integrated Gate Drivers for VRM 8.5 1 2 3 4 5 MoreON Semiconductor

リンク URL



Privacy Policy
ALLDATASHEET.JP
ALLDATASHEETはお客様のビジネスに役立ちますか?  [ DONATE ] 

Alldatasheetは   |   広告   |   お問い合わせ   |   プライバシーポリシー   |   ブックマーク
   |   リンク交換   |   メーカーリスト
All Rights Reserved© Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn