データシートサーチシステム
  Japanese  ▼
ALLDATASHEET.JP

X  

CD54ACT109 データシート(PDF) 7 Page - Texas Instruments

Click here to check the latest version.
部品番号 CD54ACT109
部品情報  Dual j-k Flip-Flop with Set and Reset
Download  8 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
メーカー  TI [Texas Instruments]
ホームページ  http://www.ti.com
Logo TI - Texas Instruments

CD54ACT109 データシート(HTML) 7 Page - Texas Instruments

  CD54ACT109 Datasheet HTML 1Page - Texas Instruments CD54ACT109 Datasheet HTML 2Page - Texas Instruments CD54ACT109 Datasheet HTML 3Page - Texas Instruments CD54ACT109 Datasheet HTML 4Page - Texas Instruments CD54ACT109 Datasheet HTML 5Page - Texas Instruments CD54ACT109 Datasheet HTML 6Page - Texas Instruments CD54ACT109 Datasheet HTML 7Page - Texas Instruments CD54ACT109 Datasheet HTML 8Page - Texas Instruments  
Zoom Inzoom in Zoom Outzoom out
 7 / 8 page
background image
CD54AC109, CD74AC109
DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS
WITH CLEAR AND PRESET
SCHS326 – JANUARY 2003
7
POST OFFICE BOX 655303
DALLAS, TEXAS 75265
PARAMETER MEASUREMENT INFORMATION
VOLTAGE WAVEFORMS
SETUP AND HOLD AND INPUT RISE AND FALL TIMES
th
tsu
50% VCC
50% VCC
50%
10%
10%
90%
90%
VCC
VCC
0 V
0 V
tr
tf
Reference
Input
Data
Input
VOLTAGE WAVEFORMS
PROPAGATION DELAY AND OUTPUT TRANSITION TIMES
50% VCC
50% VCC
50%
10%
10%
90%
90%
VCC
VOH
VOL
0 V
tr
tf
Input
In-Phase
Output
50% VCC
tPLH
tPHL
50% VCC
50%
10%
10%
90%
90%
VOH
VOL
tr
tf
tPHL
tPLH
Out-of-Phase
Output
NOTES: A. CL includes probe and test-fixture capacitance.
B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control.
Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
C. All input pulses are supplied by generators having the following characteristics: PRR
≤ 1 MHz, ZO = 50 Ω, tr = 3 ns, tf = 3 ns.
Phase relationships between waveforms are arbitrary.
D. For clock inputs, fmax is measured with the input duty cycle at 50%.
E. The outputs are measured one at a time with one input transition per measurement.
F. tPLH and tPHL are the same as tpd.
G. tPZL and tPZH are the same as ten.
H. tPLZ and tPHZ are the same as tdis.
I. All parameters and waveforms are not applicable to all devices.
From Output
Under Test
CL = 50 pF
(see Note A)
LOAD CIRCUIT
S1
2
× VCC
R1 = 500
Ω†
Open
GND
0 V
tw
VOLTAGE WAVEFORMS
PULSE DURATION
Input
50% VCC
50% VCC
VCC
tPLH/tPHL
tPLZ/tPZL
tPHZ/tPZH
Open
2
× VCC
GND
TEST
S1
Output
Control
Output
Waveform 1
S1 at 2
× VCC
(see Note B)
Output
Waveform 2
S1 at GND
(see Note B)
VOL
VOH
tPZL
tPZH
tPLZ
tPHZ
≈VCC
0 V
50% VCC
20% VCC
50% VCC
≈0 V
VOLTAGE WAVEFORMS
OUTPUT ENABLE AND DISABLE TIMES
50% VCC
50% VCC
80% VCC
VCC
R2 = 500
Ω†
† When VCC = 1.5 V, R1 = R2 = 1 kΩ
VOLTAGE WAVEFORMS
RECOVERY TIME
50% VCC
VCC
0 V
CLR
Input
CLK
50% VCC
VCC
trec
0 V
Figure 1. Load Circuit and Voltage Waveforms


同様の部品番号 - CD54ACT109

メーカー部品番号データシート部品情報
logo
Intersil Corporation
CD54ACT109 INTERSIL-CD54ACT109 Datasheet
10Kb / 1P
   Dual J-K Flip-Flop with Set and Reset
logo
Texas Instruments
CD54ACT109 TI-CD54ACT109 Datasheet
337Kb / 10P
[Old version datasheet]   DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET
CD54ACT109 TI-CD54ACT109 Datasheet
349Kb / 11P
[Old version datasheet]   DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET
CD54ACT109F3A TI-CD54ACT109F3A Datasheet
337Kb / 10P
[Old version datasheet]   DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET
CD54ACT109F3A TI-CD54ACT109F3A Datasheet
349Kb / 11P
[Old version datasheet]   DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET
More results

同様の説明 - CD54ACT109

メーカー部品番号データシート部品情報
logo
Integral Corp.
IN74ACT112 INTEGRAL-IN74ACT112 Datasheet
202Kb / 5P
   DUAL J-K FLIP-FLOP WITH SET AND RESET
logo
Intersil Corporation
CD54AC109 INTERSIL-CD54AC109 Datasheet
10Kb / 1P
   Dual J-K Flip-Flop with Set and Reset
CD54AC112 INTERSIL-CD54AC112 Datasheet
10Kb / 1P
   Dual “J-K” Flip-Flop with Set and Reset
June 1997
logo
Integral Corp.
IN74HCT109 INTEGRAL-IN74HCT109 Datasheet
144Kb / 5P
   DUAL J-K FLIP-FLOP WITH SET AND RESET
logo
System Logic Semiconduc...
SL74HC109 SLS-SL74HC109 Datasheet
47Kb / 5P
   Dual J-K Flip-Flop with Set and Reset
SL74HC112 SLS-SL74HC112 Datasheet
49Kb / 6P
   Dual J-K Flip-Flop with Set and Reset
logo
Integral Corp.
IN74ACT109 INTEGRAL-IN74ACT109 Datasheet
183Kb / 5P
   DUAL J-K FLIP-FLOP WITH SET AND RESET
logo
List of Unclassifed Man...
GD74HCT113 ETC1-GD74HCT113 Datasheet
256Kb / 6P
   DUAL J-K FLIP-FLOP WITH SET AND RESET
logo
ON Semiconductor
MC74HC112 ONSEMI-MC74HC112_13 Datasheet
138Kb / 7P
   Dual J-K Flip-Flop with Set and Reset
May, 2013 ??Rev. 8
logo
List of Unclassifed Man...
GD74HCT76 ETC1-GD74HCT76 Datasheet
274Kb / 6P
   DUAL J-K FLIP-FLOP WITH SET AND RESET & CLEAR
More results


Html Pages

1 2 3 4 5 6 7 8


データシート ダウンロード

Go To PDF Page


リンク URL




プライバシーポリシー
ALLDATASHEET.JP
ALLDATASHEETはお客様のビジネスに役立ちますか?  [ DONATE ] 

Alldatasheetは   |   広告   |   お問い合わせ   |   プライバシーポリシー   |   リンク交換   |   メーカーリスト
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com