データシートサーチシステム
  Japanese  ▼
ALLDATASHEET.JP

X  

TDA8752 データシート(PDF) 11 Page - NXP Semiconductors

部品番号 TDA8752
部品情報  Triple high speed Analog-to-Digital Converter ADC
Download  36 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
メーカー  PHILIPS [NXP Semiconductors]
ホームページ  http://www.nxp.com
Logo PHILIPS - NXP Semiconductors

TDA8752 データシート(HTML) 11 Page - NXP Semiconductors

Back Button TDA8752 Datasheet HTML 7Page - NXP Semiconductors TDA8752 Datasheet HTML 8Page - NXP Semiconductors TDA8752 Datasheet HTML 9Page - NXP Semiconductors TDA8752 Datasheet HTML 10Page - NXP Semiconductors TDA8752 Datasheet HTML 11Page - NXP Semiconductors TDA8752 Datasheet HTML 12Page - NXP Semiconductors TDA8752 Datasheet HTML 13Page - NXP Semiconductors TDA8752 Datasheet HTML 14Page - NXP Semiconductors TDA8752 Datasheet HTML 15Page - NXP Semiconductors Next Button
Zoom Inzoom in Zoom Outzoom out
 11 / 36 page
background image
1999 Mar 09
11
Philips Semiconductors
Product specification
Triple high speed Analog-to-Digital
Converter (ADC)
TDA8752
FUNCTIONAL DESCRIPTION
This triple high-speed 8-bit ADC is designed to convert
RGB signals, from a PC or work station, into data used by
a LCD driver (pixel clock up to 200 MHz, using 2 ICs).
IC analog video inputs
The video inputs are internally DC polarized. These inputs
are AC coupled externally.
Clamps
Three independent parallel clamping circuits are used to
clamp the video input signals on the black level and to
control the brightness level. The clamping code is
programmable between code
−63.5 and +64 in steps of
1
2LSB. The programming of the clamp value is achieved
via an 8-bit DAC. Each clamp must be able to correct an
offset from
±0.1 V to ±10 mV within 300 ns, and correct the
total offset in 10 lines.
The clamps are controlled by an external TTL positive
going pulse (pin CLP). The drop of the video signal is
<1 LSB.
Normally, the circuit operates with a 0 code clamp,
corresponding to the 0 ADC code. This clamp code can be
changed from
−63.5 to +64 as represented in Fig.7,
in steps of 1
2LSB. The digitized video signal is always
between code 0 and code 255 of the ADC.
Variable gain amplifier
Three independent variable gain amplifiers are used to
provide, to each channel, a full-scale input range signal to
the 8-bit ADC. The gain adjustment range is designed so
that, for an input range varying from 0.4 to 1.2 V (p-p), the
output signal corresponds to the ADC full-scale input of
1 V (p-p).
To ensure that the gain does not vary over the whole
operating temperature range, an external reference of
+2.5 V DC, (Vref with a 100 ppm/°C maximum variation)
supplied externally, is used to calibrate the gain at the
beginning of each video line before the clamp pulse using
the following principle.
A differential of 0.156 V (p-p) (1
16Vref) reference signal is
generated internally from the reference voltage (Vref).
During the synchronization part of the video line, the
multiplexer, controlled by the TTL synchronization signal
(HSYNCI, coming from HSYNC; see Fig.1) with a width
equal to one of the video synchronization signals
(e.g. signal coming from a synchronization separator), is
switched between the two amplifiers.
The output of the multiplexer is either the normal video
signal or the 0.156 V reference signal (during HSYNC).
The corresponding ADC outputs are then compared to a
pre-set value loaded in a register. Depending on the result
of the comparison, the gain of the variable gain amplifiers
is adjusted (coarse gain control; see Figs 2 and 8).
The three 7-bit registers receive data via a serial interface
to enable the gain to be programmed.
The pre-set value loaded in the 7-bit register is chosen
between approximately 67 codes to ensure the full-scale
input range (see Fig.8). A contrast control can be achieved
using these registers. In this case care should be taken to
stay within the allowed code range (32 to 99).
A fine correction using three 5-bit DACs, also controlled via
the serial interface, is used to finely tune the gain of the
three channels (fine gain control; see Figs 2 and 9) and to
compensate the channel-to-channel gain mismatch.
With a full scale ADC input, the resolution of the fine
register corresponds to 1
2LSB peak-to-peak variation.
To use these gain controls correctly, it is recommended to
fix the coarse gain (to have a full-scale ADC input signal)
to within 4LSB and then adjust it with the fine gain.
The gain is adjusted during HSYNC. During this time the
output signal is not related to the amplified input signal.
The outputs, when the coarse gain system is stable, is
related to the programmed coarse code (see Fig.8).
ADCs
The ADCs are 8-bit with a maximum clock frequency of
100 Msps. The ADCs input range is 1 V (p-p) full-scale.
One out of range bit exists per channel (ROR, GOR and
BOR). It will be at logic 1 when the signal is out of range of
the full scale of the ADCs.
Pipeline delay in the ADCs is 1 clock cycle from sampling
to data output.
The ADCs reference ladders regulators are integrated.
ADC outputs
ADC outputs are straight binary. An output enable pin
(OE; active LOW) enables the output status between
active and high-impedance (OE = HIGH) to be switched;
it is recommended to load the outputs with a 10 pF
capacitive load. The timing must be checked very carefully
if the capacitive load is more than 10 pF.


同様の部品番号 - TDA8752

メーカー部品番号データシート部品情報
logo
NXP Semiconductors
TDA8752A PHILIPS-TDA8752A Datasheet
209Kb / 36P
   Triple high-speed Analog-to-Digital Converter ADC
1999 Feb 24
TDA8752AH PHILIPS-TDA8752AH Datasheet
209Kb / 36P
   Triple high-speed Analog-to-Digital Converter ADC
1999 Feb 24
TDA8752AH/6 PHILIPS-TDA8752AH/6 Datasheet
209Kb / 36P
   Triple high-speed Analog-to-Digital Converter ADC
1999 Feb 24
TDA8752AH/8 PHILIPS-TDA8752AH/8 Datasheet
209Kb / 36P
   Triple high-speed Analog-to-Digital Converter ADC
1999 Feb 24
TDA8752B PHILIPS-TDA8752B Datasheet
154Kb / 36P
   Triple high-speed Analog-to-Digital Converter 110 Msps ADC
2000 Jan 10
More results

同様の説明 - TDA8752

メーカー部品番号データシート部品情報
logo
NXP Semiconductors
TDA8752A PHILIPS-TDA8752A Datasheet
209Kb / 36P
   Triple high-speed Analog-to-Digital Converter ADC
1999 Feb 24
TDA8752B PHILIPS-TDA8752B Datasheet
154Kb / 36P
   Triple high-speed Analog-to-Digital Converter 110 Msps ADC
2000 Jan 10
TDA8767 PHILIPS-TDA8767 Datasheet
129Kb / 20P
   12-bit high-speed Analog-to-Digital Converter ADC
1999 Feb 16
TDA8765 PHILIPS-TDA8765 Datasheet
138Kb / 20P
   10-bit high-speed Analog-to-Digital Converter ADC
1999 Jan 06
TDA8768 PHILIPS-TDA8768 Datasheet
126Kb / 20P
   12-bit high-speed Analog-to-Digital Converter ADC
1998 Aug 26
logo
List of Unclassifed Man...
AL875 ETC-AL875 Datasheet
361Kb / 34P
   Triple High Speed, 8-bit Analog-to-Digital Converter
logo
NXP Semiconductors
TDA8705A PHILIPS-TDA8705A Datasheet
111Kb / 16P
   6-bit high-speed dual Analog-to-Digital Converter ADC
1996 Jan 12
logo
Analog Devices
AD9652 AD-AD9652_17 Datasheet
1Mb / 37P
   Analog-to-Digital Converter (ADC)
AD9258 AD-AD9258 Datasheet
2Mb / 45P
   Analog-to-Digital Converter (ADC)
logo
NXP Semiconductors
TDA8705 PHILIPS-TDA8705 Datasheet
117Kb / 16P
   6-bit high-speed dual Analog-to-Digital Converter ADC
1996 Jan 12
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36


データシート ダウンロード

Go To PDF Page


リンク URL




プライバシーポリシー
ALLDATASHEET.JP
ALLDATASHEETはお客様のビジネスに役立ちますか?  [ DONATE ] 

Alldatasheetは   |   広告   |   お問い合わせ   |   プライバシーポリシー   |   リンク交換   |   メーカーリスト
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com