データシートサーチシステム |
|
CDCE913 データシート(PDF) 5 Page - Texas Instruments |
|
|
CDCE913 データシート(HTML) 5 Page - Texas Instruments |
5 / 21 page www.ti.com TIMING REQUIREMENTS CDCE913 CDCEL913 SCAS849A – JUNE 2007 – REVISED AUGUST 2007 over recommended ranges of supply voltage, load, and operating free-air temperature MIN NOM MAX UNIT CLK_IN REQUIREMENTS PLL bypass mode 0 160 fCLK LVCMOS clock input frequency MHz PLL mode 8 160 tr / tf Rise and fall time CLK signal (20% to 80%) 3 ns Duty cycle CLK at VDD/2 40% 60% STANDARD FAST MODE MODE UNIT MIN MAX MIN MAX SDA/SCL TIMING REQUIREMENTS (see Figure 12) fSCL SCL clock frequency 0 100 0 400 kHz tsu(START) START setup time (SCL high before SDA low) 4.7 0.6 μs th(START) START hold time (SCL low after SDA low) 4 0.6 μs tw(SCLL) SCL low-pulse duration 4.7 1.3 μs tw(SCLH) SCL high-pulse duration 4 0.6 μs th(SDA) SDA hold time (SDA valid after SCL low) 0 3.45 0 0.9 μs tsu(SDA) SDA setup time 250 100 ns tr SCL/SDA input rise time 1000 300 ns tf SCL/SDA input fall time 300 300 ns tsu(STOP) STOP setup time 4 0.6 μs tBUS Bus free time between a STOP and START condition 4.7 1.3 μs Copyright © 2007, Texas Instruments Incorporated Submit Documentation Feedback 5 Product Folder Link(s): CDCE913 CDCEL913 |
同様の部品番号 - CDCE913 |
|
同様の説明 - CDCE913 |
|
|
リンク URL |
プライバシーポリシー |
ALLDATASHEET.JP |
ALLDATASHEETはお客様のビジネスに役立ちますか? [ DONATE ] |
Alldatasheetは | 広告 | お問い合わせ | プライバシーポリシー | リンク交換 | メーカーリスト All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |