データシートサーチシステム
  Japanese  ▼
ALLDATASHEET.JP

X  

CS2000P-CZZ データシート(PDF) 11 Page - Cirrus Logic

部品番号 CS2000P-CZZ
部品情報  Fractional-N Clock Synthesizer & Clock Multiplier
Download  30 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
メーカー  CIRRUS [Cirrus Logic]
ホームページ  http://www.cirrus.com
Logo CIRRUS - Cirrus Logic

CS2000P-CZZ データシート(HTML) 11 Page - Cirrus Logic

Back Button CS2000P-CZZ Datasheet HTML 7Page - Cirrus Logic CS2000P-CZZ Datasheet HTML 8Page - Cirrus Logic CS2000P-CZZ Datasheet HTML 9Page - Cirrus Logic CS2000P-CZZ Datasheet HTML 10Page - Cirrus Logic CS2000P-CZZ Datasheet HTML 11Page - Cirrus Logic CS2000P-CZZ Datasheet HTML 12Page - Cirrus Logic CS2000P-CZZ Datasheet HTML 13Page - Cirrus Logic CS2000P-CZZ Datasheet HTML 14Page - Cirrus Logic CS2000P-CZZ Datasheet HTML 15Page - Cirrus Logic Next Button
Zoom Inzoom in Zoom Outzoom out
 11 / 30 page
background image
CS2000-OTP
DS758PP1
11
5.2.2
Crystal Connections (XTI and XTO)
An external crystal may be used to generate RefClk. To accomplish this, a 20 pF fundamental mode par-
allel resonant crystal must be connected between the XTI and XTO pins as shown in Figure 6. As shown,
nothing other than the crystal and its load capacitors should be connected to XTI and XTO. Please refer
to the “AC Electrical Characteristics” on page 7 for the allowed crystal frequency range.
5.2.3
External Reference Clock (REF_CLK)
For operation with an externally generated REF_CLK signal, XTI/REF_CLK should be connected to the
reference clock source and XTO should be left unconnected or terminated through a 47 k
Ω resistor to
GND.
5.3
Frequency Reference Clock Input, CLK_IN
The frequency reference clock input (CLK_IN) is used in Hybrid PLL Mode by the Digital PLL and Fractional-
N Logic block to dynamically generate a fractional-N value for the Frequency Synthesizer (see “Hybrid An-
alog-Digital PLL” on page 9). The Digital PLL first compares the CLK_IN frequency to the PLL output. The
Fractional-N logic block then translates the desired ratio based off of CLK_IN to one based off of the internal
timing reference clock (SysClk). This allows the low-jitter timing reference clock to be used as the clock
which the Frequency Synthesizer multiplies while maintaining synchronicity with the frequency reference
clock through the Digital PLL. The allowable frequency range for CLK_IN is found in the “AC Electrical Char-
acteristics” on page 7.
5.3.1
CLK_IN Skipping Mode
CLK_IN skipping mode allows the PLL to maintain lock even when the CLK_IN signal has missing pulses
for up to 20 ms (tCS) at a time (see “AC Electrical Characteristics” on page 7 for specifications). CLK_IN
skipping mode can only be used when the CLK_IN frequency is below 80 kHz. The ClkSkipEn global pa-
rameter enables this function.
Regardless of the setting of the ClkSkipEn parameter the PLL output will continue for 223 SysClk cycles
(466 ms to 1048 ms) after CLK_IN is removed (see Figure 7). This is true as long as CLK_IN does not
glitch or have an effective change in period as the clock source is removed, otherwise the PLL will inter-
pret this as a change in frequency causing clock skipping and the 223 SysClk cycle time-out to be by-
passed and the PLL to immediately unlock. If the prior conditions are met while CLK_IN is removed and
223 SysClk cycles pass, the PLL will unlock and the PLL_OUT state will be determined by the ClkOutUnl
parameter; See “PLL Clock Output” on page 19. If CLK_IN is re-applied after such time, the PLL will re-
XTI
XTO
40 pF
40 pF
Figure 6. External Component Requirements for Crystal Circuit


同様の部品番号 - CS2000P-CZZ

メーカー部品番号データシート部品情報
logo
Cirrus Logic
CS2000P-CZZ CIRRUS-CS2000P-CZZ Datasheet
260Kb / 30P
   Fractional-N Clock Synthesizer & Clock Multiplier
CS2000P-CZZR CIRRUS-CS2000P-CZZR Datasheet
260Kb / 30P
   Fractional-N Clock Synthesizer & Clock Multiplier
More results

同様の説明 - CS2000P-CZZ

メーカー部品番号データシート部品情報
logo
Cirrus Logic
CS2000-CP CIRRUS-CS2000-CP_15 Datasheet
1Mb / 37P
   Fractional-N Clock Synthesizer & Clock Multiplier
CS2000-CP CIRRUS-CS2000-CP_09 Datasheet
301Kb / 36P
   Fractional-N Clock Synthesizer & Clock Multiplier
CS2000-OTP CIRRUS-CS2000-OTP_09 Datasheet
260Kb / 30P
   Fractional-N Clock Synthesizer & Clock Multiplier
CS2000-CP CIRRUS-CS2000-CP Datasheet
447Kb / 36P
   Fractional-N Clock Synthesizer & Clock Multiplier
CS2100-CP CIRRUS-CS2100-CP_09 Datasheet
278Kb / 32P
   Fractional-N Clock Multiplier
CS2100-CP CIRRUS-CS2100-CP Datasheet
412Kb / 32P
   Fractional-N Clock Multiplier
CS2100-OTP CIRRUS-CS2100-OTP_09 Datasheet
233Kb / 26P
   Fractional-N Clock Multiplier
CS2100-OTP CIRRUS-CS2100-OTP Datasheet
542Kb / 28P
   Fractional-N Clock Multiplier
CS2300-CP CIRRUS-CS2300-CP_09 Datasheet
257Kb / 32P
   Fractional-N Clock Multiplier with Internal LCO
CS2300-OTP CIRRUS-CS2300-OTP Datasheet
403Kb / 28P
   Fractional-N Clock Multiplier with Internal LCO
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30


データシート ダウンロード

Go To PDF Page


リンク URL




プライバシーポリシー
ALLDATASHEET.JP
ALLDATASHEETはお客様のビジネスに役立ちますか?  [ DONATE ] 

Alldatasheetは   |   広告   |   お問い合わせ   |   プライバシーポリシー   |   リンク交換   |   メーカーリスト
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com