データシートサーチシステム
  Japanese  ▼
ALLDATASHEET.JP

X  

MC-ACT-HDLC-NET データシート(PDF) 3 Page - Actel Corporation

部品番号 MC-ACT-HDLC-NET
部品情報  UTOPIA Level 3 PHY
Download  5 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
メーカー  ACTEL [Actel Corporation]
ホームページ  http://www.actel.com
Logo ACTEL - Actel Corporation

MC-ACT-HDLC-NET データシート(HTML) 3 Page - Actel Corporation

  MC-ACT-HDLC-NET Datasheet HTML 1Page - Actel Corporation MC-ACT-HDLC-NET Datasheet HTML 2Page - Actel Corporation MC-ACT-HDLC-NET Datasheet HTML 3Page - Actel Corporation MC-ACT-HDLC-NET Datasheet HTML 4Page - Actel Corporation MC-ACT-HDLC-NET Datasheet HTML 5Page - Actel Corporation  
Zoom Inzoom in Zoom Outzoom out
 3 / 5 page
background image
Device Requirements
Family
Device
Utilization
Performance
COMB
SEQ
Tiles
Axcelerator
AX250
38%
73%
n/a
131 MHz
ProASIC3
A3PE600
n/a
n/a
20%
81 MHz
ProASICPLUS
APA150
n/a
n/a
52%
80 MHz
Table 1: Device Utilization and Performance
Verification and Compliance
The testbench is self-checking, which means that if there is an error detected in the start word, end word, or payload the testbench will assert one or both of two error
signals. The test checks for errors at two stages in the testbench: when the cells are looped back through the Slave device (SIG_LOOP_ERROR_OUT) and upon
reading out of the Master device (SIG_ERROR_OUT).
Signal Descriptions
The following signal descriptions define the IO signals.
Signal
Width
Direction
Description
RD_DATA
8/16
Output
Read data bus for the FIFO
RD_ENB
1
Input
Read enable signal for the FIFO
RD_CLK
1
Input
Read clock for the FIFO
RD_FLAG
1
Output
FIFO packet available signal
RESET_N
1
Input
Reset signal from user logic
WR_DATA
8/16
Input
Write data bus for FIFO
WR_FLAG
1
Output
Write flag indicating if FIFO can accept another cell
WR_ENB
1
Input
Write enable signal for FIFO
WR_CLK
1
Input
System clock for all registers in this block
TXCLK
1
Input
100 MHz utopia clock
TXDATA
8/16/32
Input
Utopia data bus, 8, 16 or 32-bit selectable
TXENB_N
1
Input
Utopia enable signal used for throttle control
TXCLAV
1 < N < 4
Output
Utopia cell buffer available signal(s) used to indicate that the slave has room for a cell
TXSOC
1
Input
Utopia start of cell signal used to flag the first byte/word in the cell
TXPRTY
1
Input
Utopia parity signal used for odd parity on TXDATA
TXADDR
8
Input
Utopia address bus used for polling
RXCLK
1
Input
100 MHz utopia clock
RXDATA
8/16/32
Output
Utopia data bus, 8, 16 or 32-bit selectable
RXENB_N
1
Input
Utopia enable signal used for throttle control
RXCLAV
1 < N < 4
Output
Utopia cell buffer available signal(s) used to indicate that the slave has room for a cell
RXPRTY
1
Output
Utopia parity signal used for odd parity on TXDATA
RXSOC
1
Output
Utopia start of cell signal used to flag the first byte/word in the cell
RXADDR
8
Input
Utopia address bus used for polling
Table 2: Core I/O Signals


同様の部品番号 - MC-ACT-HDLC-NET

メーカー部品番号データシート部品情報
logo
Actel Corporation
MC-ACT-16550-NET ACTEL-MC-ACT-16550-NET Datasheet
280Kb / 9P
   Two Wire Serial Interface (TWSI)
MC-ACT-16550-VLOG ACTEL-MC-ACT-16550-VLOG Datasheet
280Kb / 9P
   Two Wire Serial Interface (TWSI)
MC-ACT-6809 ACTEL-MC-ACT-6809 Datasheet
136Kb / 7P
   SoftwareCompatible6809CPU
MC-ACT-6809-NET ACTEL-MC-ACT-6809-NET Datasheet
136Kb / 7P
   SoftwareCompatible6809CPU
MC-ACT-6809-VHD ACTEL-MC-ACT-6809-VHD Datasheet
136Kb / 7P
   SoftwareCompatible6809CPU
More results

同様の説明 - MC-ACT-HDLC-NET

メーカー部品番号データシート部品情報
logo
Actel Corporation
COREU1PHY-XX ACTEL-COREU1PHY-XX Datasheet
100Kb / 8P
   CoreU1PHY - UTOPIA Level 1 PHY Interface
logo
Integrated Device Techn...
IDT77V107 IDT-IDT77V107 Datasheet
325Kb / 24P
   Single ATM PHY for 25.6 and 51.2 Mbps with Utopia Level 2
logo
M/A-COM Technology Solu...
28236-BRF-001-A MA-COM-28236-BRF-001-A_15 Datasheet
515Kb / 4P
   OC-3 ATM SAR Controller with UTOPIA Level 2
28236-BRF-001-A MA-COM-28236-BRF-001-A Datasheet
515Kb / 4P
   OC-3 ATM SAR Controller with UTOPIA Level 2
logo
Actel Corporation
COREU1LL-XX ACTEL-COREU1LL-XX Datasheet
103Kb / 8P
   CoreU1LL UTOPIA Level 1 Link-Layer Interface
logo
Renesas Technology Corp
IDT77010 RENESAS-IDT77010 Datasheet
301Kb / 22P
   Data Path Interface (DPI) to Utopia Level 1 Translation Device
June 24, 2002
logo
List of Unclassifed Man...
IDT77V011 ETC1-IDT77V011 Datasheet
742Kb / 43P
   Data Path Interface to Utopia Level 2 Translation Device
IDT77010 ETC1-IDT77010 Datasheet
141Kb / 21P
   Data Path Interface to Utopia Level 1 Translation Device
logo
Renesas Technology Corp
IDT77V012 RENESAS-IDT77V012 Datasheet
887Kb / 47P
   Data Path Interface (DPI) to UTOPIA Level 1 Header Translation Device
March 26, 2001
logo
List of Unclassifed Man...
IDT77V012 ETC1-IDT77V012 Datasheet
677Kb / 46P
   Data Path Interface to UTOPIA Level 1 Header Translation Device
More results


Html Pages

1 2 3 4 5


データシート ダウンロード

Go To PDF Page


リンク URL




プライバシーポリシー
ALLDATASHEET.JP
ALLDATASHEETはお客様のビジネスに役立ちますか?  [ DONATE ] 

Alldatasheetは   |   広告   |   お問い合わせ   |   プライバシーポリシー   |   リンク交換   |   メーカーリスト
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com