10 / 17 page
STK14C88-5
Document Number: 001-51038 Rev. **
Page 10 of 17
SRAM Write Cycle
Parameter
Description
35 ns
45 ns
Unit
Min
Max
Min
Max
Cypress
Parameter
Alt
tWC
tAVAV
Write Cycle Time
35
45
ns
tPWE
tWLWH, tWLEH
Write Pulse Width
25
30
ns
tSCE
tELWH, tELEH
Chip Enable To End of Write
25
30
ns
tSD
tDVWH, tDVEH
Data Setup to End of Write
12
15
ns
tHD
tWHDX, tEHDX
Data Hold After End of Write
0
0
ns
tAW
tAVWH, tAVEH
Address Setup to End of Write
25
30
ns
tSA
tAVWL, tAVEL
Address Setup to Start of Write
0
0
ns
tHA
tWHAX, tEHAX
Address Hold After End of Write
0
0
ns
tHZWE
[11,12]
tWLQZ
Write Enable to Output Disable
13
15
ns
tLZWE
[11]
tWHQX
Output Active After End of Write
5
5
ns
Switching Waveforms
Figure 10. SRAM Write Cycle 1: WE Controlled [13, 14]
Figure 11. SRAM Write Cycle 2: CE Controlled [13, 14]
tWC
tSCE
tHA
tAW
tSA
tPWE
tSD
tHD
tHZWE
tLZWE
ADDRESS
CE
WE
DATA IN
DATA OUT
DATA VALID
HIGH IMPEDANCE
PREVIOUS DATA
tWC
ADDRESS
tSA
tSCE
tHA
tAW
tPWE
tSD
tHD
CE
WE
DATA IN
DATA OUT
HIGH IMPEDANCE
DATA VALID
Notes
12. If WE is Low when CE goes Low, the outputs remain in the high impedance state.
13. HSB must be high during SRAM WRITE cycles.
14. CE or WE must be greater than VIH during address transitions.
[+] Feedback