データシートサーチシステム
  Japanese  ▼
ALLDATASHEET.JP

X  

CS5508 データシート(PDF) 9 Page - Cirrus Logic

部品番号 CS5508
部品情報  Very Low Power, 16-Bit and 20-Bit A/D Converters
Download  40 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
メーカー  CIRRUS [Cirrus Logic]
ホームページ  http://www.cirrus.com
Logo CIRRUS - Cirrus Logic

CS5508 データシート(HTML) 9 Page - Cirrus Logic

Back Button CS5508 Datasheet HTML 5Page - Cirrus Logic CS5508 Datasheet HTML 6Page - Cirrus Logic CS5508 Datasheet HTML 7Page - Cirrus Logic CS5508 Datasheet HTML 8Page - Cirrus Logic CS5508 Datasheet HTML 9Page - Cirrus Logic CS5508 Datasheet HTML 10Page - Cirrus Logic CS5508 Datasheet HTML 11Page - Cirrus Logic CS5508 Datasheet HTML 12Page - Cirrus Logic CS5508 Datasheet HTML 13Page - Cirrus Logic Next Button
Zoom Inzoom in Zoom Outzoom out
 9 / 40 page
background image
5V SWITCHING CHARACTERISTICS (TA = TMIN to TMAX; VA+, VD+ = 5V ± 10%;
VA- = -5V
± 10%; Input Levels: Logic 0 = 0V, Logic 1 = VD+; CL = 50 pF.) (Note 2)
Parameter
Symbol
Min
Typ
Max
Units
SSC Mode (M/SLP = VD+)
Access Time:
CS Low to SDATA out (DRDY = low)
DRDY falling to MSB (CS = low)
tcsd1
tdfd
-
-
-
2/fclk
2/fclk
3/fclk
ns
ns
SDATA Delay Time:
SCLK falling to next SDATA bit
tdd1
-
80
250
ns
SCLK Delay Time
SDATA MSB bit to SCLK rising
tcd1
-1/fclk
-ns
Serial Clock (Out)
Pulse Width High
Pulse Width Low
tph1
tpl1
-
-
1/fclk
1/fclk
-
-
ns
ns
Output Float Delay:
CS high to output Hi-Z (Note 16)
SCLK rising to SDATA Hi-Z
tfd1
tfd2
-
-
-
1/fclk
2/fclk
-
ns
ns
SEC Mode (M/SLP = DGND)
Serial Clock (In)
fsclk
0-
2.5
MHz
Serial Clock (In)
Pulse Width High
Pulse Width Low
tph2
tpl2
200
200
-
-
-
-
ns
ns
Access Time:
CS Low to data valid (Note 17)
tcsd2
-
60
200
ns
Maximum Delay time:
(Note 18)
SCLK falling to new SDATA bit
tdd2
-
150
310
ns
Output Float Delay:
CS high to output Hi-Z (Note 16)
SCLK falling to SDATA Hi-Z
tfd3
tfd4
-
-
60
160
150
300
ns
ns
Notes: 16. If CS is returned high before all data bits are output, the SDATA and SCLK outputs will complete the
current data bit and then go to high impedance.
17. If CS is activated asynchronously to DRDY, CS will not be recognized if it occ urs when DRDY is high
for 2 clock cycles. The propagation delay time may be as great as 2 fclk cycles plus 200 ns. To
guarantee proper clocking of SDATA when using asynchronous CS, SCLK(i) should not be taken high
sooner than 2 fclk + 200 ns after CS goes low.
18. SDATA transitions on the falling edge of SCLK. Note that a rising SCLK must occur to enable the
serial port shifting mechanism before falling edges can be recognized.
CS5505/6/7/8
DS59F7
9
CS5505/6/7/8
DS59F7
9


同様の部品番号 - CS5508

メーカー部品番号データシート部品情報
logo
Cirrus Logic
CS5508 CIRRUS-CS5508 Datasheet
1Mb / 40P
   Very Low Power, 16-Bit and 20-Bit A/D Converters
CS5508-BP CIRRUS-CS5508-BP Datasheet
721Kb / 40P
   VERY LOW POWER 16BIT AND 20 BIT A/D CONVERTERS
CS5508-BS CIRRUS-CS5508-BS Datasheet
721Kb / 40P
   VERY LOW POWER 16BIT AND 20 BIT A/D CONVERTERS
CS5508-BSZ CIRRUS-CS5508-BSZ Datasheet
721Kb / 40P
   VERY LOW POWER 16BIT AND 20 BIT A/D CONVERTERS
CS5508-BSZ CIRRUS-CS5508-BSZ Datasheet
1Mb / 40P
   Very Low Power, 16-Bit and 20-Bit A/D Converters
More results

同様の説明 - CS5508

メーカー部品番号データシート部品情報
logo
Cirrus Logic
CS5505 CIRRUS-CS5505_09 Datasheet
1Mb / 40P
   Very Low Power, 16-Bit and 20-Bit A/D Converters
CS5505 CIRRUS-CS5505 Datasheet
721Kb / 40P
   VERY LOW POWER 16BIT AND 20 BIT A/D CONVERTERS
CS5501 CIRRUS-CS5501 Datasheet
702Kb / 54P
   Non-aliasing, 16- & 20-bit A/D Converters
logo
List of Unclassifed Man...
ADS-937 ETC-ADS-937 Datasheet
194Kb / 8P
   16-Bit, 1MHz, Low-Power Sampling A/D Converters
logo
Cirrus Logic
CS5101A CIRRUS-CS5101A_06 Datasheet
574Kb / 39P
   16-bit, 100 kSps / 20 kSps A/D Converters
logo
API Technologies Corp
MN6290 APITECH-MN6290 Datasheet
1Mb / 12P
   Low-distortion Sampling 16-bit A/D Converters
logo
Murata Power Solutions ...
ADS-930 MURATA-PS-ADS-930 Datasheet
297Kb / 8P
   16-Bit, 500kHz Sampling A/D Converters
ADS-933 MURATA-PS-ADS-933 Datasheet
134Kb / 8P
   16-Bit, 3MHz Sampling A/D Converters
ADS-931 MURATA-PS-ADS-931 Datasheet
170Kb / 10P
   16-Bit, 1MHz Sampling A/D Converters
ADS-935 MURATA-PS-ADS-935 Datasheet
420Kb / 8P
   16-Bit, 5MHz Sampling A/D Converters
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40


データシート ダウンロード

Go To PDF Page


リンク URL




プライバシーポリシー
ALLDATASHEET.JP
ALLDATASHEETはお客様のビジネスに役立ちますか?  [ DONATE ] 

Alldatasheetは   |   広告   |   お問い合わせ   |   プライバシーポリシー   |   リンク交換   |   メーカーリスト
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com