データシートサーチシステム
  Japanese  ▼
ALLDATASHEET.JP

X  

AD5542A データシート(PDF) 9 Page - Analog Devices

部品番号 AD5542A
部品情報  System Ready, 20-Bit, 짹2LSB INL
Download  28 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
メーカー  AD [Analog Devices]
ホームページ  http://www.analog.com
Logo AD - Analog Devices

AD5542A データシート(HTML) 9 Page - Analog Devices

Back Button AD5542A Datasheet HTML 5Page - Analog Devices AD5542A Datasheet HTML 6Page - Analog Devices AD5542A Datasheet HTML 7Page - Analog Devices AD5542A Datasheet HTML 8Page - Analog Devices AD5542A Datasheet HTML 9Page - Analog Devices AD5542A Datasheet HTML 10Page - Analog Devices AD5542A Datasheet HTML 11Page - Analog Devices AD5542A Datasheet HTML 12Page - Analog Devices AD5542A Datasheet HTML 13Page - Analog Devices Next Button
Zoom Inzoom in Zoom Outzoom out
 9 / 28 page
background image
Data Sheet
AD5790
Rev. B | Page 9 of 28
PIN CONFIGURATION AND FUNCTION DESCRIPTIONS
AGND
VSS
VSS
VREFN
AD5790
TOP VIEW
(Not to Scale)
VOUT
VREFP
RESET
VDD
VDD
CLR
LDAC
SYNC
DGND
SCLK
2
1
3
4
5
6
7
18
19
17
16
15
14
13
NOTES
1. DNC = DO NOT CONNECT. DO NOT CONNECT TO THIS PIN.
2. NEGATIVE ANALOG SUPPLY CONNECTION (VSS).
A VOLTAGE IN THE RANGE OF –16.5 V TO –2.5 V
CAN BE CONNECTED. VSS SHOULD BE DECOUPLED
TO AGND. THE PADDLE CAN BE LEFT ELECTRICALLY
UNCONNECTED PROVIDED THAT A SUPPLY
CONNECTION IS MADE AT THE VSS PINS. IT IS
RECOMMENDED THAT THE PADDLE BE THERMALLY
CONNECTED TO A COPPER PLANE FOR ENHANCED
THERMAL PERFORMANCE.
Figure 5. Pin Configuration
Table 5. Pin Function Descriptions
Pin No.
Mnemonic
Description
1
VOUT
Analog Output Voltage.
2
VREFP
Positive Reference Voltage Input. A voltage in the range of 5 V to VDD − 2.5 V can be connected.
3, 5
VDD
Positive Analog Supply Connection. A voltage in the range of 7.5 V to 16.5 V can be connected. VDD must be
decoupled to AGND.
4
RESET
Active Low Reset. Asserting this pin returns the
AD5790 to its power-on status.
6
CLR
Active Low Input. Asserting this pin sets the DAC register to a user defined value (see
Table 12) and updates the
DAC output. The output value depends on the DAC register coding that is being used, either binary or twos
complement.
7
LDAC
Active Low Load DAC Logic Input. This is used to update the DAC register and, consequently, the analog output.
When tied permanently low, the output is updated on the rising edge of SYNC. If LDAC is held high during the
write cycle, the input register is updated, but the output update is held off until the falling edge of LDAC. The
LDAC pin should not be left unconnected.
8
VCC
Digital Supply. Voltage range is from 2.7 V to 5.5 V. VCC should be decoupled to DGND.
9
IOVCC
Digital Interface Supply. Digital threshold levels are referenced to the voltage applied to this pin. Voltage range is
from 1.71 V to 5.5 V
10, 21, 22, 23
DNC
Do Not Connect. Do not connect to these pins.
11
SDO
Serial Data Output.
12
SDIN
Serial Data Input. This device has a 24-bit input shift register. Data is clocked into the register on the falling edge
of the serial clock input.
13
SCLK
Serial Clock Input. Data is clocked into the input shift register on the falling edge of the serial clock input. Data
can be transferred at rates of up to 35 MHz.
14
SYNC
Level-Triggered Control Input (Active Low). This is the frame synchronization signal for the input data. When
SYNC goes low, it enables the input shift register, and data is then transferred in on the falling edges of the
following clocks. The DAC is updated on the rising edge of SYNC.
15
DGND
Ground Reference Pin for Digital Circuitry.
16
VREFN
Negative Reference Voltage Input.
17, 18
VSS
Negative Analog Supply Connection. A voltage in the range of −16.5 V to −2.5 V can be connected. VSS must be
decoupled to AGND.
19
AGND
Ground Reference Pin for Analog Circuitry.
20
RFB
Feedback Connection for External Amplifier. See the
AD5790 Features section for further details.
24
INV
Inverting Input Connection for External Amplifier. See the
AD5790 Features section for further details.
EPAD
VSS
Negative Analog Supply Connection (VSS). A voltage in the range of −16.5 V to −2.5 V can be connected. VSS must
be decoupled to AGND. The paddle can be left electrically unconnected provided that a supply connection is
made at the VSS pins. It is recommended that the paddle be thermally connected to a copper plane for enhanced
thermal performance.


同様の部品番号 - AD5542A

メーカー部品番号データシート部品情報
logo
Analog Devices
AD5542A AD-AD5542A Datasheet
1Mb / 24P
   2.7 V to 5.5 V, Serial-Input, Voltage-Output, 16-/12-Bit nanoDACs in LFCSP
Rev. PrA
AD5542A AD-AD5542A Datasheet
554Kb / 32P
   Ultra Stable, 16-Bit 짹0.5 LSB INL
REV. B
AD5542A AD-AD5542A Datasheet
599Kb / 28P
   System Ready, 18-Bit 짹1 LSB INL
REV. C
AD5542A AD-AD5542A Datasheet
854Kb / 28P
   True 18-Bit, Voltage Output DAC 짹0.5 LSB INL, 짹0.5 LSB DNL
REV. D
AD5542A AD-AD5542A Datasheet
436Kb / 24P
   2.7 V to 5.5 V, Serial-Input, Voltage-Output, 12-/16-Bit DAC
REV. A
More results

同様の説明 - AD5542A

メーカー部品番号データシート部品情報
logo
Analog Devices
AD5780 AD-AD5780 Datasheet
599Kb / 28P
   System Ready, 18-Bit 짹1 LSB INL
REV. C
logo
Linear Technology
LTC2378-20 LINER-LTC2378-20_15 Datasheet
975Kb / 28P
   20-Bit, 1Msps, Low Power SAR ADC with 0.5ppm INL
logo
Analog Devices
AD5791ARUZ AD-AD5791ARUZ Datasheet
831Kb / 28P
   1 ppm 20-Bit, 짹1 LSB INL, Voltage Output DAC
REV. C
AD5791 AD-AD5791_13 Datasheet
900Kb / 28P
   1 ppm 20-Bit, 1 LSB INL, Voltage Output DAC
REV. D
logo
Linear Technology
LTC2376-20 LINER-LTC2376-20_15 Datasheet
980Kb / 30P
   20-Bit, 250ksps, Low Power SAR ADC with 0.5ppm INL
LTC2377-20 LINER-LTC2377-20_15 Datasheet
994Kb / 30P
   20-Bit, 500ksps, Low Power SAR ADC with 0.5ppm INL
LTC2378-20 LINER-LTC2378-20 Datasheet
1Mb / 28P
   20-Bit, 1Msps, Low Power SAR ADC with 0.5ppm INL
logo
Analog Devices
AD7676 AD-AD7676_17 Datasheet
389Kb / 21P
   16-Bit, 1 LSB INL
AD79024 AD-AD79024 Datasheet
294Kb / 7P
   LC2MOS 20-Bit Data Acquisition System
REV. 0
AD7677 AD-AD7677_15 Datasheet
338Kb / 20P
   16-Bit, 1 LSB INL, 1 MSPS
REV. A
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28


データシート ダウンロード

Go To PDF Page


リンク URL




プライバシーポリシー
ALLDATASHEET.JP
ALLDATASHEETはお客様のビジネスに役立ちますか?  [ DONATE ] 

Alldatasheetは   |   広告   |   お問い合わせ   |   プライバシーポリシー   |   リンク交換   |   メーカーリスト
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com