データシートサーチシステム
  Japanese  ▼
ALLDATASHEET.JP

X  

AD7769AP データシート(PDF) 4 Page - Analog Devices

部品番号 AD7769AP
部品情報  LC2MOS Analog I/O Port
Download  16 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
メーカー  AD [Analog Devices]
ホームページ  http://www.analog.com
Logo AD - Analog Devices

AD7769AP データシート(HTML) 4 Page - Analog Devices

  AD7769AP Datasheet HTML 1Page - Analog Devices AD7769AP Datasheet HTML 2Page - Analog Devices AD7769AP Datasheet HTML 3Page - Analog Devices AD7769AP Datasheet HTML 4Page - Analog Devices AD7769AP Datasheet HTML 5Page - Analog Devices AD7769AP Datasheet HTML 6Page - Analog Devices AD7769AP Datasheet HTML 7Page - Analog Devices AD7769AP Datasheet HTML 8Page - Analog Devices AD7769AP Datasheet HTML 9Page - Analog Devices Next Button
Zoom Inzoom in Zoom Outzoom out
 4 / 16 page
background image
AD7769
–4–
REV. A
TIMING CHARACTERISTICS1, 2
(VCC = +5 V
5%; VDD = +12 V
10%; AGND [ADC] = AGND [DAC] = DGND = 0 V.
For ADC and DAC, VBIAS = +5 V, VSWING = +2.5 V.)
Limit at Limit at
Parameter
Label
+25 CTMIN, TMAX
Units
Test Conditions/Comments
ADC /DAC CONTROL TIMING
CS to WR Setup Time
t1
0
0
ns min
CS to WR Hold Time
t2
0
0
ns min
ADC/DAC to WR Setup Time
t3
00
ns
ADC/DAC to WR Hold Time
t4
0
0
ns min
CHA/CHB to WR Setup Time
t5
0
0
ns min
CHA/CHB to WR Hold Time
t6
0
0
ns min
WR Pulse Width
t7
80
80
ns min
ADC CONVERSION TIMING
Using External Clock
Load Circuit of Figure 3, CL = 20 pF
WR to INT Low Delay
t8
2.6
2.6
µs max
Using Internal Clock
Load Circuit of Figure 3, CL = 20 pF
WR to INT Low Delay
t8
1.9/3.0
1.9/3.0
µs min/max
Typically 2.5
µs
WR to INT High Delay
t9
85
85
ns max
Load Circuit of Figure 3, CL = 20 pF
t9
120
120
ns max
Load Circuit of Figure 3, CL = 100 pF
WR to Data Valid Delay
3
t10
t8+70
t8+70
ns max
Load Circuit of Figure 1, CL = 20 pF
t10
t8+110
t8+110
ns max
Load Circuit of Figure 1, CL = 100 pF
ADC READ TIMING
CS to RD Setup Time
t11
0
0
ns min
CS to RD Hold Mode
t12
0
0
ns min
RD to Data Valid Delay3
t13
15/65
15/65
ns min/max
Load Circuit of Figure 1, CL = 20 pF
t13
30/100
30/100
ns min/max
Load Circuit of Figure 1, CL = 100 pF
Bus Relinquish Time after
RD High
4
t14
15/65
15/65
ns min/max
Load Circuit of Figure 2
RD to INT High Delay
t15
80
80
ns max
Load Circuit of Figure 3, CL = 20 pF
t15
110
110
ns max
Load Circuit of Figure 3, CL = 100 pF
RD Pulse Width
t16
t13
t13
ns min
Determined by t13
DAC WRITE TIMING
Data Valid to
WR Setup Time
t17
65
65
ns nıin
Data Valid to
WR Hold Time
t18
15
20
ns min
WR to DAC Output Settling Time
t19
44
µs max
Load Circuit of Figure 4
NOTES
1See Figures 11, 12 and 13.
2Sample tested at +25
°C to ensure compliance. All input signals are specified with tr = tf = 5 ns (10% to 90% of 5 V) and timed from a voltage level of 1.6 V.
3t
10 and t13 are measured with the load circuits of Figure 1 and defined as the time required for an output to cross 0.8 V or 2.4 V.
4t
14 is defined as the time required for the data lines to change 0.5 V when loaded with the circuits of Figure 2.
Specifications subject to change without notice.
Figure 4. Load Circuit for DAC Settling Time Test
Figure 1. Load Circuits for Data Access Time Test
Figure 2. Load Circuits for Bus Relinquish Time Test
Figure 3. Load Circuit for
RD and WR to INT Delay Test


同様の部品番号 - AD7769AP

メーカー部品番号データシート部品情報
logo
Analog Devices
AD7769 AD-AD7769_15 Datasheet
267Kb / 16P
   Analog I/O Port
REV. A
More results

同様の説明 - AD7769AP

メーカー部品番号データシート部品情報
logo
Analog Devices
AD7001 AD-AD7001 Datasheet
619Kb / 16P
   LC2MOS GSM Baseband I/O Port
REV. A
AD7002 AD-AD7002 Datasheet
455Kb / 16P
   LC2MOS GSM Baseband I/O Port
REV. B
AD7769 AD-AD7769_15 Datasheet
267Kb / 16P
   Analog I/O Port
REV. A
AD7868 AD-AD7868 Datasheet
337Kb / 16P
   LC2MOS Complete, 12-Bit Analog I/O System
REV. B
AD7869 AD-AD7869 Datasheet
297Kb / 16P
   LC2MOS Complete, 14-Bit Analog I/O System
REV. A
AD7774 AD-AD7774_15 Datasheet
1Mb / 16P
   LC MOS ANALOG I/O PORT
REV. A
AD15700 AD-AD15700 Datasheet
1Mb / 44P
   1 MSPS 16-/14-Bit Analog I/O Port
REV. A
AD7569 AD-AD7569 Datasheet
504Kb / 20P
   LC2MOS Complete, 8-Bit Analog I/0 Systems
REV. B
AD7569KNZ AD-AD7569KNZ Datasheet
506Kb / 20P
   LC2MOS Complete, 8-Bit Analog I/0 Systems
REV. B
AD7569JNZ AD-AD7569JNZ Datasheet
443Kb / 20P
   LC2MOS Complete, 8-Bit Analog I/0 Systems
REV. B
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16


データシート ダウンロード

Go To PDF Page


リンク URL




プライバシーポリシー
ALLDATASHEET.JP
ALLDATASHEETはお客様のビジネスに役立ちますか?  [ DONATE ] 

Alldatasheetは   |   広告   |   お問い合わせ   |   プライバシーポリシー   |   リンク交換   |   メーカーリスト
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com