データシートサーチシステム |
|
AD5516ABC-2 データシート(PDF) 3 Page - Analog Devices |
|
AD5516ABC-2 データシート(HTML) 3 Page - Analog Devices |
3 / 16 page REV. B AD5516 –3– AC CHARACTERISTICS (VDD = +4.75 V to +13.2 V, VSS = –4.75 V to –13.2 V; AVCC = 4.75 V to 5.25 V; DVCC = 2.7 V to 5.25 V; AGND = DGND = DACGND = 0 V; REF IN = 3 V. All outputs unloaded. All specifications TMIN to TMAX, unless otherwise noted.) Parameter 1, 2 A Version 3 Unit Conditions/Comments Output Voltage Settling Time (Mode 1) 4 100 pF, 5 k W Load Full-Scale Change AD5516–1 32 s max AD5516–2 32 s max AD5516–3 36 s max Output Voltage Settling Time (Mode 2) 4 100 pF, 5 k W Load, 127 Code Increment AD5516–1 2.5 s max AD5516–2 3.35 s max AD5516–3 7 s max Slew Rate 0.85 V/ s typ Digital-to-Analog Glitch Impulse 1 nV-s typ 1 LSB Change around Major Carry Digital Crosstalk 5 nV-s typ Analog Crosstalk AD5516–1 1 nV-s typ AD5516–2 5 nV-s typ AD5516–3 20 nV-s typ Digital Feedthrough 1 nV-s typ Output Noise Spectral Density @ 10 kHz AD5516–1 150 nV/(Hz) 1/2 typ AD5516–2 350 nV/(Hz) 1/2 typ AD5516–3 700 nV/(Hz) 1/2 typ NOTES 1See Terminology section. 2Guaranteed by design and characterization; not production tested. 3A version: Industrial temperature range –40 ∞C to +85∞C. 4 Timed from the end of a write sequence and includes BUSY low time. Specifications subject to change without notice. Limit at TMIN, TMAX Parameter 1, 2, 3 (A Version) Unit Conditions/Comments fUPDATE1 32 kHz max DAC Update Rate (Mode 1) fUPDATE2 750 kHz max DAC Update Rate (Mode 2) fCLKIN 20 MHz max SCLK Frequency t1 20 ns min SCLK High Pulsewidth t2 20 ns min SCLK Low Pulsewidth t3 15 ns min SYNC Falling Edge to SCLK Falling Edge Setup Time t4 5 ns min DIN Setup Time t5 5 ns min DIN Hold Time t6 0 ns min SCLK Falling Edge to SYNC Rising Edge t7 10 ns min Minimum SYNC High Time (Standalone Mode) t7MODE2 400 ns min Minimum SYNC High Time (Daisy-Chain Mode) t8MODE1 10 ns min BUSY Rising Edge to SYNC Falling Edge t9MODE2 200 ns min 18th SCLK Falling Edge to SYNC Falling Edge (Standalone Mode) t10 10 ns min SYNC Rising Edge to SCLK Rising Edge (Daisy-Chain Mode) t11 4 20 ns max SCLK Rising Edge to DOUT Valid (Daisy-Chain Mode) t12 20 ns min RESET Pulsewidth NOTES 1See Timing Diagrams in Figures 1 and 2. 2Guaranteed by design and characterization; not production tested. 3All input signals are specified with tr = tf = 5 ns (10% to 90% of DV CC) and timed from a voltage level of (V IL + VIH)/2. 4This is measured with the load circuit of Figure 3. Specifications subject to change without notice. TIMING CHARACTERISTICS (VDD = +4.75 V to +13.2 V, VSS = – 4.75 V to –13.2 V; AVCC = 4.75 V to 5.25 V; DVCC = 2.7 V to 5.25 V; AGND = DGND = DACGND = 0 V. All specifications TMIN to TMAX, unless otherwise noted.) |
同様の部品番号 - AD5516ABC-2 |
|
同様の説明 - AD5516ABC-2 |
|
|
リンク URL |
プライバシーポリシー |
ALLDATASHEET.JP |
ALLDATASHEETはお客様のビジネスに役立ちますか? [ DONATE ] |
Alldatasheetは | 広告 | お問い合わせ | プライバシーポリシー | リンク交換 | メーカーリスト All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |