データシートサーチシステム |
|
AD7891AP-2 データシート(PDF) 10 Page - Analog Devices |
|
AD7891AP-2 データシート(HTML) 10 Page - Analog Devices |
10 / 20 page AD7891 –10– REV. D INTERFACE INFORMATION The AD7891 provides two interface options, a 12-bit parallel interface and a high speed serial interface. The required inter- face mode is selected via the MODE pin. The two interface modes are discussed in the following sections. Parallel Interface Mode The parallel interface mode is selected by tying the MODE input to a logic high. Figure 2 shows a timing diagram illustrating the operational sequence of the AD7891 in parallel mode for a hardware conversion start. The multiplexer address is written to the AD7891 on the rising edge of the WR input. The on-chip track/hold goes into hold mode on the rising edge of CONVST; conversion is also initiated at this point. When the conversion is complete, the end of conversion line ( EOC) pulses low to indi- cate that new data is available in the AD7891’s output register. This EOC line can be used to drive an edge-triggered interrupt of a microprocessor. CS and RD going low accesses the 12-bit conversion result. In systems where the part is interfaced to a gate array or ASIC, this EOC pulse can be applied to the CS and RD inputs to latch data out of the AD7891 and into the gate array or ASIC. This means the gate array or ASIC does not need any conversion status recognition logic, and it also elimi- nates the logic required in the gate array or ASIC to generate the read signal for the AD7891. t6 t7 tCONV t1 t5 t8 t1 t5 t2 VALID DATA OUTPUT VALID DATA INPUT t9 t10 t3 t4 CONVST (I) EOC (O) CS (O) WR (I) RD (I) DB0 TO DB11 (I/O) NOTE I = INPUT O = OUTPUT Figure 2. Parallel Mode Timing Diagram CONVERTER DETAILS The AD7891 is an 8-channel, high speed, 12-bit data acquisi- tion system. It provides the user with signal scaling, multiplexer, track/hold, reference, ADC, and high speed parallel and serial interface logic functions on a single chip. The signal condition- ing on the AD7891-1 allows the part to accept analog input ranges of ±5V or ±10 V when operating from a single supply. The input circuitry on the AD7891-2 allows the part to handle input signal ranges of 0 V to +2.5 V, 0 V to +5 V, and ±2.5 V again while operating from a single 5 V supply. The part requires a 2.5 V reference that can be provided from the part’s own internal reference or from an external reference source. Conversion is initiated on the AD7891 either by pulsing the CONVST input or by writing a Logic 1 to the SWCONV bit of the control register. When using the hardware CONVST input, the on-chip track/hold goes from track to hold mode and the conversion sequence is started on the rising edge of the CONVST signal. When a software conversion start is initiated, an internal pulse is generated, delaying the track/hold acquisition point and the conversion start sequence until the pulse is timed out. This internal pulse is initiated (goes from low to high) whenever a write to the AD7891 control register takes place with a 1 in the SWCONV bit. It then starts to discharge and the track/hold cannot go into hold and conversion cannot be initiated until the pulse signal goes low. The internal pulse duration is equal to the track/hold acquisition time. This allows the user to obtain a valid result after changing channels and initiating a conversion in the same write operation. The conversion clock for the part is internally generated and conversion time for the AD7891 is 1.6 ms from the rising edge of the hardware CONVST signal. The track/hold acquisition time for the AD7891-1 is 600 ns, while the track/hold acquisition time for the AD7891-2 is 400 ns. To obtain optimum perfor- mance from the part, the data read operation should not occur during the conversion or during the 100 ns prior to the next conversion. This allows the AD7891-1 to operate at throughput rates up to 454.5 kSPS and the AD7891-2 to operate at through- put rates up to 500 kSPS in the parallel mode and achieve data sheet specifications. In the serial mode, the maximum achievable throughput rate for both the AD7891-1 and the AD7891-2 is 357 kSPS (assuming a 20 MHz serial clock). All unused analog inputs should be tied to a voltage within the nominal analog input range to avoid noise pickup. For mini- mum power consumption, the unused analog inputs should be tied to AGND. |
同様の部品番号 - AD7891AP-2 |
|
同様の説明 - AD7891AP-2 |
|
|
リンク URL |
プライバシーポリシー |
ALLDATASHEET.JP |
ALLDATASHEETはお客様のビジネスに役立ちますか? [ DONATE ] |
Alldatasheetは | 広告 | お問い合わせ | プライバシーポリシー | リンク交換 | メーカーリスト All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |