データシートサーチシステム
  Japanese  ▼
ALLDATASHEET.JP

X  

AD7924BRUZ-REEL7 データシート(PDF) 9 Page - Analog Devices

部品番号 AD7924BRUZ-REEL7
部品情報  4-Channel, 1 MSPS, 8-/10-/12-Bit ADCs with Sequencer in 16-Lead TSSOP
Download  32 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
メーカー  AD [Analog Devices]
ホームページ  http://www.analog.com
Logo AD - Analog Devices

AD7924BRUZ-REEL7 データシート(HTML) 9 Page - Analog Devices

Back Button AD7924BRUZ-REEL7 Datasheet HTML 5Page - Analog Devices AD7924BRUZ-REEL7 Datasheet HTML 6Page - Analog Devices AD7924BRUZ-REEL7 Datasheet HTML 7Page - Analog Devices AD7924BRUZ-REEL7 Datasheet HTML 8Page - Analog Devices AD7924BRUZ-REEL7 Datasheet HTML 9Page - Analog Devices AD7924BRUZ-REEL7 Datasheet HTML 10Page - Analog Devices AD7924BRUZ-REEL7 Datasheet HTML 11Page - Analog Devices AD7924BRUZ-REEL7 Datasheet HTML 12Page - Analog Devices AD7924BRUZ-REEL7 Datasheet HTML 13Page - Analog Devices Next Button
Zoom Inzoom in Zoom Outzoom out
 9 / 32 page
background image
Data Sheet
AD7904/AD7914/AD7924
Rev. C | Page 9 of 32
TIMING SPECIFICATIONS
AVDD = 2.7 V to 5.25 V, VDRIVE ≤ AVDD, REFIN = 2.5 V, TA = TMIN to TMAX, unless otherwise noted.
Table 4.
Parameter1
Limit at TMIN, TMAX
Description
AVDD = 3 V
AVDD = 5 V
Unit
fSCLK2
10
10
kHz min
20
20
MHz max
tCONVERT
16 × tSCLK
16 × tSCLK
tQUIET
50
50
ns min
Minimum quiet time required between the CS rising edge and the start
of the next conversion
t2
10
10
ns min
CS to SCLK setup time
t33
35
30
ns max
Delay from CS until DOUT three-state disabled
t4 3
40
40
ns max
Data access time after SCLK falling edge
t5
0.4 × tSCLK
0.4 × tSCLK
ns min
SCLK low pulse width
t6
0.4 × tSCLK
0.4 × tSCLK
ns min
SCLK high pulse width
t7
10
10
ns min
SCLK to DOUT valid hold time
t84
15/45
15/35
ns min/ns max
SCLK falling edge to DOUT high impedance
t9
10
10
ns min
DIN setup time prior to SCLK falling edge
t10
5
5
ns min
DIN hold time after SCLK falling edge
t11
20
20
ns min
16th SCLK falling edge to CS high
t12
1
1
μs max
Power-up time from full shutdown/auto shutdown modes
1
Sample tested @ 25°C to ensure compliance. All input signals are specified with tR = tF = 5 ns (10% to 90% of AVDD) and timed from a voltage level of 1.6 V (see Figure 2).
The 3 V operating range spans from 2.7 V to 3.6 V. The 5 V operating range spans from 4.75 V to 5.25 V.
2
Mark/space ratio for the SCLK input is 40/60 to 60/40.
3
Measured with the load circuit of Figure 2 and defined as the time required for the output to cross 0.4 V or 0.7 × VDRIVE.
4
t8 is derived from the measured time taken by the data outputs to change 0.5 V when loaded with the circuit of Figure 2. The measured number is then extrapolated
back to remove the effects of charging or discharging the 50 pF capacitor. This means that the time, t8, quoted in the timing characteristics is the true bus relinquish
time of the part and is independent of the bus loading.
IOH
IOL
1.6V
200µA
200µA
TO
OUTPUT
PIN
CL
50pF
Figure 2. Load Circuit for Digital Output Timing Specifications


同様の部品番号 - AD7924BRUZ-REEL7

メーカー部品番号データシート部品情報
logo
Analog Devices
AD7924BRU AD-AD7924BRU Datasheet
411Kb / 24P
   4-Channel, 1 MSPS, 8-/10-/12-Bit ADCs with Sequencer in 16-Lead TSSOP
REV. 0
More results

同様の説明 - AD7924BRUZ-REEL7

メーカー部品番号データシート部品情報
logo
Analog Devices
AD7914 AD-AD7914_15 Datasheet
525Kb / 32P
   4-Channel, 1 MSPS, 8-/10-/12-Bit ADCs with Sequencer in 16-Lead TSSOP
REV. C
AD7924 AD-AD7924_15 Datasheet
525Kb / 32P
   4-Channel, 1 MSPS, 8-/10-/12-Bit ADCs with Sequencer in 16-Lead TSSOP
REV. C
AD7904 AD-AD7904_15 Datasheet
525Kb / 32P
   4-Channel, 1 MSPS, 8-/10-/12-Bit ADCs with Sequencer in 16-Lead TSSOP
REV. C
AD7904 AD-AD7904 Datasheet
411Kb / 24P
   4-Channel, 1 MSPS, 8-/10-/12-Bit ADCs with Sequencer in 16-Lead TSSOP
REV. 0
AD7918 AD-AD7918_15 Datasheet
557Kb / 28P
   8-Channel, 1 MSPS, 8-/10-/12-Bit ADCs with Sequencer in 20-Lead TSSOP
Rev. E
AD7908 AD-AD7908 Datasheet
607Kb / 24P
   8-Channel, 1 MSPS, 8-/10-/12-Bit ADCs with Sequencer in 20-Lead TSSOP
REV. A
AD7908 AD-AD7908_15 Datasheet
557Kb / 28P
   8-Channel, 1 MSPS, 8-/10-/12-Bit ADCs with Sequencer in 20-Lead TSSOP
Rev. E
AD7928 AD-AD7928_15 Datasheet
557Kb / 28P
   8-Channel, 1 MSPS, 8-/10-/12-Bit ADCs with Sequencer in 20-Lead TSSOP
Rev. E
AD7928BRUZ AD-AD7928BRUZ Datasheet
456Kb / 32P
   8-Channel, 1 MSPS, 8-/10-/12-Bit ADCs with Sequencer in 20-Lead TSSOP
REV. D
AD7490 AD-AD7490 Datasheet
2Mb / 24P
   16-Channel, 1 MSPS, 12-Bit ADC with Sequencer in 28-Lead TSSOP
REV. A
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32


データシート ダウンロード

Go To PDF Page


リンク URL




プライバシーポリシー
ALLDATASHEET.JP
ALLDATASHEETはお客様のビジネスに役立ちますか?  [ DONATE ] 

Alldatasheetは   |   広告   |   お問い合わせ   |   プライバシーポリシー   |   リンク交換   |   メーカーリスト
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com