データシートサーチシステム
  Japanese  ▼
ALLDATASHEET.JP

X  

ADF4351 データシート(PDF) 2 Page - Analog Devices

部品番号 ADF4351
部品情報  Increasing the Number of Outputs from a Clock Source Using Low Jitter LVPECL Fanout Buffers
Download  5 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
メーカー  AD [Analog Devices]
ホームページ  http://www.analog.com
Logo AD - Analog Devices

ADF4351 データシート(HTML) 2 Page - Analog Devices

  ADF4351 Datasheet HTML 1Page - Analog Devices ADF4351 Datasheet HTML 2Page - Analog Devices ADF4351 Datasheet HTML 3Page - Analog Devices ADF4351 Datasheet HTML 4Page - Analog Devices ADF4351 Datasheet HTML 5Page - Analog Devices  
Zoom Inzoom in Zoom Outzoom out
 2 / 5 page
background image
CN-0294
Circuit Note
Rev. 0 | Page 2 of 5
Modern digital systems often require many high quality clocks
at logic levels that are different from the logic level of the clock
source. Extra buffering may be required to guarantee accurate
distribution to other circuit components without loss of integrity.
The interface between the ADF4351clock source ADCLK948
clock fanout buffer is described, and measurements show that the
additive jitter associated with the clock fanout buffer is 75 fs rms.
CIRCUIT DESCRIPTION
The ADF4351 is a wideband PLL and VCO consisting of
three separate multiband VCOs. Each VCO covers a range
of approximately 700 MHz (with some overlap between the
frequencies of the VCO). This permits a fundamental VCO
frequency range of between 2.2 GHz to 4.4 GHz. Frequencies
lower than 2.2 GHz can be generated using internal dividers
within the ADF4351.
For clock generation, the ADF4351 PLL and VCO must be
enabled, and the desired output frequency must be programmed.
The output frequency of the ADF4351 is available at the open-
collector outputs at the RFOUT pins, which require a shunt
inductor (or resistor), plus a dc blocking capacitor.
The ADCLK948 is a SiGe low jitter clock fanout buffer that is
ideally suited for use with the ADF4351, because its maximum
input frequency (4.5 GHz) is just above that of the ADF4351
(4.4 GHz). Broadband rms additive jitter is 75 fs.
It is necessary to add a dc common-mode bias level of 1.65 V to
the CLK inputs of the ADCLK948 to mimic LVPECL logic levels.
This is accomplished by the use of a resistor bias network.
Omission of the dc bias circuit results in degraded signal
integrity at the ADCLK948 outputs.
COMMON VARIATIONS
Other possible synthesizers with integrated VCOs are the
ADF4350 fractional N (137 MHz to 4400 MHz) and the
ADF4360 integer N series.
Other possible clock fanout buffers in the same family as
the ADCLK948 are the ADCLK946 (6 LVPECL outputs),
ADCLK950 (10 LVPECL outputs), and the ADCLK954
(12 LVPECL outputs).
CIRCUIT EVALUATION AND TEST
The circuit is evaluated using the EVAL-ADF4351EB1Z board
for a clock source, with some minor modifications. The EVAL-
ADF4351EB1Z board uses the standard ADF4351 programming
software contained on the CD that accompanies the evaluation
board. The ADCLK948/PCBZ is also required and can be used
out of the box without modification.
Equipment Needed
The following equipment is needed:
The EVAL-ADF4351EB1Z evaluation board kit with
programming software
The ADCLK948PCBZ evaluation board
A 3.3 V power supply
Two cables to connect the 3.3 V supply to the
ADCLK948PCBZ
Two short equal length SMA coaxial cables
A high speed oscilloscope (2 GHz bandwidth) or an
equivalent
The R&S FSUP26 spectrum analyzer or an equivalent
A PC with Windows® XP, Windows, Vista (32-bit), or
Windows 7 (32-bit)
The SMA coaxial cable is required to connect the RFOUTA+ and
RFOUTA− pins of the EVAL-ADF4351EB1Z to CLK0 and CLK0
pins of the ADCLK948PCBZ.
Functional Block Diagram
For this experiment, the ADCLK948PCBZ and the EVAL-
ADF4351EB1Z are used. The boards are connected via a SMA
cable to the ADCLK948PCBZ, as shown in Figure 1.
HIGH-SPEED
OSCILLOSCOPE
R&S RTO1024
POWER
SUPPLY
RFOUTA+
RFOUTA−
PC
USB
COM
3.3V
ADF4351
EVALUATION BOARD
(EVAL-ADF4351EB1Z)
T7
ADCLK948/PCBZ
EVALUATION BOARD
J4
J2
CLK0
CLK0
OUT2
OUT2
Figure 2. ADF4351 Logic Level Measurement Setup
Getting Started
The UG-435 user guide details the installation and use of the
EVAL-ADF4351EB1Z evaluation software. UG-435 also
contains board setup instructions and the board schematic,
layout, and bill of materials. Necessary modifications to the board
are the insertion of 100 Ω resistors after the dc blocking capacitor.
The resistors are connected to 3.3 V and to GND. This should
be done to both the RFOUTA+ and RFOUTA− pins to provide a
common-mode voltage of 1.65 V (above the minimum required
1.5 V). This may necessitate scraping off the solder mask near
these transmission lines.
The UG-068 user guide contains similar information relevant to
the operation of the ADCLK948/PCBZ evaluation board


同様の部品番号 - ADF4351

メーカー部品番号データシート部品情報
logo
Analog Devices
ADF4351 AD-ADF4351 Datasheet
592Kb / 28P
   Wideband Synthesizer
REV. 0
ADF4351 AD-ADF4351 Datasheet
471Kb / 5P
   Broadband Low Error Vector Magnitude (EVM) Direct Conversion Transmitter
REV. 0
ADF4351 AD-ADF4351 Datasheet
1Mb / 20P
   Evaluation Board for the ADF4351 Fractional-N PLL Frequency Synthesizer
REV. 0
ADF4351 AD-ADF4351 Datasheet
248Kb / 8P
   Evaluating the CN-0285 Wideband Tx Modulator Solution
REV. 0
ADF4351 AD-ADF4351 Datasheet
155Kb / 4P
   Broadband, Low Error Vector Magnitude (EVM) Direct Conversion Transmitter Using LO Divide-by-2 Modulator
REV. 0
More results

同様の説明 - ADF4351

メーカー部品番号データシート部品情報
logo
Skyworks Solutions Inc.
SI53340 SKYWORKS-SI53340 Datasheet
2Mb / 38P
   Low-Jitter LVDS Fanout Clock Buffers
Rev. 1.2 December 3, 2021
SI5332X SKYWORKS-SI5332X Datasheet
2Mb / 50P
   Low-Jitter LVPECL Fanout Clock Buffers with up to 10 LVPECL Outputs from Any-Format Input and Wide Frequency Range from DC up to 1250 MHz
Rev. 1.2
logo
Analog Devices
AD9525 AD-AD9525 Datasheet
1Mb / 48P
   Low Jitter Clock Generator with Eight LVPECL Outputs
REV. 0
AD9525 AD-AD9525_13 Datasheet
852Kb / 48P
   Low Jitter Clock Generator with Eight LVPECL Outputs
logo
Skyworks Solutions Inc.
SI5336X SKYWORKS-SI5336X Datasheet
1Mb / 35P
   Low-Jitter, LVCMOS Fanout Clock Buffers with up to 12 outputs and Frequency Range from dc to 200 MHz
Rev. 1.3
logo
Connor-Winfield Corpora...
PB223-156M CONNOR-WINFIELD-PB223-156M Datasheet
376Kb / 2P
   Low Jitter LVPECL Clock Oscillator
logo
Analog Devices
ADCLK946 AD-ADCLK946_17 Datasheet
335Kb / 12P
   Six LVPECL Outputs, SiGe Clock Fanout Buffer
ADCLK946 AD-ADCLK946 Datasheet
476Kb / 12P
   Six LVPECL Outputs, SiGe Clock Fanout Buffer
REV. 0
logo
STMicroelectronics
AN4655 STMICROELECTRONICS-AN4655 Datasheet
344Kb / 21P
   Virtually increasing the number of serial communication peripherals in STM32 applications
logo
Skyworks Solutions Inc.
SI5334X SKYWORKS-SI5334X Datasheet
2Mb / 38P
   Low-Jitter LVDS Fanout Clock Buffers with up to 10 LVDS Outputs from Any-Format Input and Wide Frequency Range from dc up to 1250 MHz
Rev. 1.2
More results


Html Pages

1 2 3 4 5


データシート ダウンロード

Go To PDF Page


リンク URL




プライバシーポリシー
ALLDATASHEET.JP
ALLDATASHEETはお客様のビジネスに役立ちますか?  [ DONATE ] 

Alldatasheetは   |   広告   |   お問い合わせ   |   プライバシーポリシー   |   リンク交換   |   メーカーリスト
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com