データシートサーチシステム
  Japanese  ▼
ALLDATASHEET.JP

X  

74LCX74MTC データシート(PDF) 9 Page - Fairchild Semiconductor

部品番号 74LCX74MTC
部品情報  Low Voltage Dual D-Type Positive Edge-Triggered Flip-Flop
Download  14 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
メーカー  FAIRCHILD [Fairchild Semiconductor]
ホームページ  http://www.fairchildsemi.com
Logo FAIRCHILD - Fairchild Semiconductor

74LCX74MTC データシート(HTML) 9 Page - Fairchild Semiconductor

Back Button 74LCX74MTC Datasheet HTML 5Page - Fairchild Semiconductor 74LCX74MTC Datasheet HTML 6Page - Fairchild Semiconductor 74LCX74MTC Datasheet HTML 7Page - Fairchild Semiconductor 74LCX74MTC Datasheet HTML 8Page - Fairchild Semiconductor 74LCX74MTC Datasheet HTML 9Page - Fairchild Semiconductor 74LCX74MTC Datasheet HTML 10Page - Fairchild Semiconductor 74LCX74MTC Datasheet HTML 11Page - Fairchild Semiconductor 74LCX74MTC Datasheet HTML 12Page - Fairchild Semiconductor 74LCX74MTC Datasheet HTML 13Page - Fairchild Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 9 / 14 page
background image
©1995 Fairchild Semiconductor Corporation
www.fairchildsemi.com
74LCX74 Rev. 1.7.0
9
Physical Dimensions
Figure 3. 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow
Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner
without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or
obtain the most recent revision. Package specifications do not expand the terms of Fairchild’s worldwide terms and conditions,
specifically the warranty therein, which covers Fairchild products.
Always visit Fairchild Semiconductor’s online packaging area for the most recent package drawings:
http://www.fairchildsemi.com/packaging/
LAND PATTERN RECOMMENDATION
NOTES: UNLESS OTHERWISE SPECIFIED
A) THIS PACKAGE CONFORMS TO JEDEC
MS-012, VARIATION AB, ISSUE C,
B) ALL DIMENSIONS ARE IN MILLIMETERS.
C) DIMENSIONS DO NOT INCLUDE MOLD
FLASH OR BURRS.
D) LANDPATTERN STANDARD:
SOIC127P600X145-14M
E) DRAWING CONFORMS TO ASME Y14.5M-1994
F) DRAWING FILE NAME: M14AREV13
PIN ONE
INDICATOR
SEATING PLANE
DETAIL A
SCALE: 20:1
GAGE PLANE
0.25
X45°
1
0.10
C
C
B
C
A
7
M
14
B
A
8
SEE DETAIL A
5.60
0.65
1.70
1.27
8.75
8.50
7.62
6.00
4.00
3.80
(0.33)
1.27
0.51
0.35
1.75 MAX
1.50
1.25
0.25
0.10
0.25
0.19
(1.04)
0.90
0.50
0.36
R0.10
R0.10
0.50
0.25


同様の部品番号 - 74LCX74MTC

メーカー部品番号データシート部品情報
logo
Fairchild Semiconductor
74LCX74MTC FAIRCHILD-74LCX74MTC Datasheet
89Kb / 11P
   Low Voltage Dual D-Type Positive Edge-Triggered Flip-Flop with 5V Tolerant Inputs
logo
ON Semiconductor
74LCX74MTC ONSEMI-74LCX74MTC Datasheet
682Kb / 13P
   Low Voltage Dual D-Type Positive Edge-Triggered Flip-Flop with 5V Tolerant Inputs
December 2013 Rev. 1.7.1
logo
Fairchild Semiconductor
74LCX74MTCX FAIRCHILD-74LCX74MTCX Datasheet
826Kb / 13P
   74LCX74 Low Voltage Dual D-Type Positive Edge-Triggered Flip-Flop with 5V Tolerant Inputs
74LCX74MTCX_NL FAIRCHILD-74LCX74MTCX_NL Datasheet
89Kb / 11P
   Low Voltage Dual D-Type Positive Edge-Triggered Flip-Flop with 5V Tolerant Inputs
More results

同様の説明 - 74LCX74MTC

メーカー部品番号データシート部品情報
logo
Fairchild Semiconductor
74LVX74 FAIRCHILD-74LVX74 Datasheet
93Kb / 7P
   Low Voltage Dual D-Type Positive Edge-Triggered Flip-Flop
74LVX74 FAIRCHILD-74LVX74_08 Datasheet
320Kb / 9P
   Low Voltage Dual D-Type Positive Edge-Triggered Flip-Flop
74LVQ74 FAIRCHILD-74LVQ74 Datasheet
86Kb / 6P
   Low Voltage Dual D-Type Positive Edge-Triggered Flip-Flop
74LVX74 FAIRCHILD-74LVX74 Datasheet
70Kb / 6P
   Low Voltage Dual D-Type Positive Edge-Triggered Flip-Flop
74LVQ74 FAIRCHILD-74LVQ74_01 Datasheet
78Kb / 6P
   Low Voltage Dual D-Type Positive Edge-Triggered Flip-Flop
74AC74 FAIRCHILD-74AC74 Datasheet
104Kb / 9P
   Dual D-Type Positive Edge-Triggered Flip-Flop
logo
National Semiconductor ...
54AC74 NSC-54AC74 Datasheet
180Kb / 8P
   Dual D-Type Positive Edge-Triggered Flip-Flop
logo
Texas Instruments
SN74AUC2G79 TI-SN74AUC2G79 Datasheet
278Kb / 12P
[Old version datasheet]   DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP
SN74AUC2G80 TI1-SN74AUC2G80_16 Datasheet
851Kb / 15P
[Old version datasheet]   DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP
SN74LVC2G80 TI-SN74LVC2G80_08 Datasheet
459Kb / 14P
[Old version datasheet]   DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14


データシート ダウンロード

Go To PDF Page


リンク URL




プライバシーポリシー
ALLDATASHEET.JP
ALLDATASHEETはお客様のビジネスに役立ちますか?  [ DONATE ] 

Alldatasheetは   |   広告   |   お問い合わせ   |   プライバシーポリシー   |   リンク交換   |   メーカーリスト
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com