データシートサーチシステム |
|
AD7655 データシート(PDF) 3 Page - Analog Devices |
|
AD7655 データシート(HTML) 3 Page - Analog Devices |
3 / 24 page REV. E –3– AD7664 Parameter Conditions Min Typ Max Unit TEMPERATURE RANGE 8 Specified Performance TMIN to TMAX –40 +85 °C NOTES 1LSB means least significant bit. With the 0 V to 2.5 V input range, one LSB is 38.15 µV. 2See Definition of Specifications section. These specifications do not include the error contribution from the external reference. 3All specifications in dB are referred to a full-scale input FS. Tested with an input signal at 0.5 dB below full-scale unless otherwise specified. 4In Normal Mode. 5Tested in Parallel Reading Mode. 6In Impulse Mode. 7With all digital inputs forced to OVDD or OGND, respectively. 8Contact factory for extended temperature range. Specifications subject to change without notice. TIMING SPECIFICATIONS Parameter Symbol Min Typ Max Unit REFER TO FIGURES 11 AND 12 Convert Pulse Width t1 5ns Time between Conversions t2 1.75/2/2.25 Note 1 µs (Warp Mode/Normal Mode/Impulse Mode) CNVST LOW to BUSY HIGH Delay t3 25 ns BUSY HIGH All Modes Except in t4 1.5/1.75/2 µs Master Serial Read after Convert Mode (Warp Mode/Normal Mode/Impulse Mode) Aperture Delay t5 2ns End of Conversion to BUSY LOW Delay t6 10 ns Conversion Time t7 1.5/1.75/2 µs (Warp Mode/Normal Mode/Impulse Mode) Acquisition Time t8 250 ns RESET Pulsewidth t9 10 ns REFER TO FIGURES 13, 14, AND 15 (Parallel Interface Modes) CNVST LOW to DATA Valid Delay t10 1.5/1.75/2 µs (Warp Mode/Normal Mode/Impulse Mode) DATA Valid to BUSY LOW Delay t11 45 ns Bus Access Request to DATA Valid t12 40 ns Bus Relinquish Time t13 515 ns REFER TO FIGURES 16 AND 17 (Master Serial Interface Modes) 2 CS LOW to SYNC Valid Delay t14 10 ns CS LOW to Internal SCLK Valid Delay2 t15 10 ns CS LOW to SDOUT Delay t16 10 ns CNVST LOW to SYNC Delay t17 25/275/525 ns (Warp Mode/Normal Mode/Impulse Mode) SYNC Asserted to SCLK First Edge Delay t18 4ns Internal SCLK Period t19 40 75 ns Internal SCLK HIGH (INVSCLK Low) 3 t20 30 ns Internal SCLK LOW (INVSCLK Low) 3 t21 9.5 ns SDOUT Valid Setup Time t22 4.5 ns SDOUT Valid Hold Time t23 3ns SCLK Last Edge to SYNC Delay t24 3 CS HIGH to SYNC HI-Z t25 10 ns CS HIGH to Internal SCLK HI-Z t26 10 ns CS HIGH to SDOUT HI-Z t27 10 ns BUSY HIGH in Master Serial Read after Convert t28 2.75/3/3.25 µs (Warp Mode/Normal Mode/Impulse Mode) CNVST LOW to SYNC Asserted Delay t29 1/1.25/1.5 µs (Warp Mode/Normal Mode/Impulse Mode) SYNC Deasserted to BUSY LOW Delay t30 50 ns REFER TO FIGURES 18 AND 20 (Slave Serial Interface Modes) 2 External SCLK Setup Time t31 5ns External SCLK Active Edge to SDOUT Delay t32 316 ns SDIN Setup Time t33 5ns SDIN Hold Time t34 5ns External SCLK Period t35 25 ns External SCLK HIGH t36 10 ns External SCLK LOW t37 10 ns (–40 C to +85 C, AVDD = DVDD = 5 V, OVDD = 2.7 V to 5.25 V, unless otherwise noted.) NOTES 1In Warp Mode only, the maximum time between conversions is 1 ms; otherwise, there is no required maximum time. 2In Serial Interface Modes, the SYNC, SCLK, and SDOUT timings are defined with a maximum load C L of 10 pF; otherwise, the load is 60 pF maximum. 3If the polarity of SCLK is inverted, the timing references of SCLK are also inverted. Specifications subject to change without notice. |
同様の部品番号 - AD7655 |
|
同様の説明 - AD7655 |
|
|
リンク URL |
プライバシーポリシー |
ALLDATASHEET.JP |
ALLDATASHEETはお客様のビジネスに役立ちますか? [ DONATE ] |
Alldatasheetは | 広告 | お問い合わせ | プライバシーポリシー | リンク交換 | メーカーリスト All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |