データシートサーチシステム
  Japanese  ▼
ALLDATASHEET.JP

X  

CS82C50A-5 データシート(PDF) 11 Page - Intersil Corporation

部品番号 CS82C50A-5
部品情報  CMOS Asynchronous Communications Element
Download  21 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
メーカー  INTERSIL [Intersil Corporation]
ホームページ  http://www.intersil.com/cda/home
Logo INTERSIL - Intersil Corporation

CS82C50A-5 データシート(HTML) 11 Page - Intersil Corporation

Back Button CS82C50A-5 Datasheet HTML 7Page - Intersil Corporation CS82C50A-5 Datasheet HTML 8Page - Intersil Corporation CS82C50A-5 Datasheet HTML 9Page - Intersil Corporation CS82C50A-5 Datasheet HTML 10Page - Intersil Corporation CS82C50A-5 Datasheet HTML 11Page - Intersil Corporation CS82C50A-5 Datasheet HTML 12Page - Intersil Corporation CS82C50A-5 Datasheet HTML 13Page - Intersil Corporation CS82C50A-5 Datasheet HTML 14Page - Intersil Corporation CS82C50A-5 Datasheet HTML 15Page - Intersil Corporation Next Button
Zoom Inzoom in Zoom Outzoom out
 11 / 21 page
background image
11
TRANSMITTER HOLDING REGISTER (THR)
The Transmitter Holding Register (THR) holds parallel data
from the data bus (D0-D7) until the Transmitter Shift Register
is empty and ready to accept a new character for transmis-
sion. The transmitter and receiver word length and number
of stop bits are the same. If the character is less than eight
bits, unused bits at the microprocessor data bus are ignored
by the transmitter.
Data Bit 0 (THR(0)) is the first serial data bit transmitted. The
THRE flag (LSR(5)) reflect the status of the THR. The TEMT
flag (LSR(6)) indicates if both the THR and TSR are empty.
SCRATCHPAD REGISTER (SCR)
This 8-bit Read/Write register has no effect on the 82C50A.
It is intended as a scratchpad register to be used by the pro-
grammer to hold data temporarily.
Interrupt Structure
INTERRUPT IDENTIFICATION REGISTER (IIR)
The 82C50A has interrupt capability for interfacing to current
microprocessors. In order to minimize software overhead
during data character transfers, the 82C50A prioritizes
interrupts into four levels. The four levels of interrupt condi-
tions are as follows:
1. Receiver Line Status (Priority 1)
2. Received Data Ready (Priority 2)
3. Transmitter Holding Register Empty (Priority 3)
4. Modem Status (Priority 4).
Information indicating that a prioritized interrupt is pending
and the type of interrupt is stored in the Interrupt Identifica-
tion Register (IIR). When addressed during chip select time,
the lIR indicates the highest priority interrupt pending. No
other interrupts are acknowledged until the interrupt is ser-
viced by the CPU. The contents of the lIR are indicated in
Table 2 and are described below.
IIR(0): IIR(0) can be used in either a hardwired prioritized or
polled environment to indicate whether an interrupt is pend-
ing. When IIR(0) is low, an interrupt is pending, and the lIR
contents may be used as a pointer to the appropriate inter-
rupt service routine. When lIR(0) is high, no interrupt is
pending.
IlR(1) and IIR(2): llR(1) and IlR(2) are used to identify the
highest priority interrupt pending as indicated in Table 2.
lIR(3) - IIR(7): These five bits of the lIR are logic 0.
INTERRUPT ENABLE REGISTER (IER)
The Interrupt Enable Register (IER) is a Write register used
to independently enable the four 82C50A interrupts which
activate the interrupt (lNTRPT) output. All interrupts are dis-
abled by resetting IER(0) - IER(3) of the Interrupt Enable
Register. Interrupts are enabled by setting the appropriate
bits of the IER high. Disabling the interrupt system inhibits
the Interrupt Identification Register and the active (high)
INTRPT output. All other system functions operate in their
normal manner, including the setting of the Line Status and
THR Bits 0 thru 7
THR (0)
Data Bit 0
THR (1)
Data Bit 1
THR (2)
Data Bit 2
THR (3)
Data Bit 3
THR (4)
Data Bit 4
THR (5)
Data Bit 5
THR (6)
Data Bit 6
THR (7)
Data Bit 7
SCR Bits 0 thru 7
SCR (0)
Data Bit 0
SCR (1)
Data Bit 1
SCR (2)
Data Bit 2
SCR (3)
Data Bit 3
SOR (4)
Data Bit 4
SCR (5)
Data Bit 5
SOR (6)
Data Bit 6
SCR (7)
Data Bit 7
TABLE 2. INTERRUPT IDENTIFICATION REGISTER
INTERRUPT IDENTIFICATION
INTERRUPT SET AND RESET FUNCTIONS
BIT 2
BIT 1
BIT 0
PRIORITY
LEVEL
INTERRUPT
FLAG
INTERRUPT
SOURCE
INTERRUPT
RESET CONTROL
X
X
1
None
None
1
1
0
First
Receiver Line
Status
OE, PE, FE, or
BI
LSR Read
1
0
0
Second
Received Data
Available
Receiver Data
Available
RBR Read
0
1
0
Third
THRE
THRE
IIR Read if THRE is the
Interrupt Source or
THR Write
0
0
0
Fourth
Modem Status
CTS, DSR, RI,
DCD
MSR Read
NOTE: X = Not Defined, May Be 0 or 1
82C50A


同様の部品番号 - CS82C50A-5

メーカー部品番号データシート部品情報
logo
Intersil Corporation
CS82C50A-5 INTERSIL-CS82C50A-5 Datasheet
282Kb / 25P
   CMOS Asynchronous
CS82C50A-596 INTERSIL-CS82C50A-596 Datasheet
282Kb / 25P
   CMOS Asynchronous
CS82C50A-5Z INTERSIL-CS82C50A-5Z Datasheet
282Kb / 25P
   CMOS Asynchronous
logo
Renesas Technology Corp
CS82C50A-5Z RENESAS-CS82C50A-5Z Datasheet
985Kb / 25P
   CMOS Asynchronous
logo
Intersil Corporation
CS82C50A-5Z96 INTERSIL-CS82C50A-5Z96 Datasheet
282Kb / 25P
   CMOS Asynchronous
More results

同様の説明 - CS82C50A-5

メーカー部品番号データシート部品情報
logo
Texas Instruments
TL16C450 TI-TL16C450 Datasheet
350Kb / 25P
[Old version datasheet]   ASYNCHRONOUS COMMUNICATIONS ELEMENT
TL16C554 TI-TL16C554 Datasheet
478Kb / 33P
[Old version datasheet]   ASYNCHRONOUS COMMUNICATIONS ELEMENT
TL16C554A TI-TL16C554A Datasheet
605Kb / 10P
[Old version datasheet]   ASYNCHRONOUS-COMMUNICATIONS ELEMENT
TL16C550A TI-TL16C550A Datasheet
434Kb / 31P
[Old version datasheet]   ASYNCHRONOUS COMMUNICATIONS ELEMENT
TL16C550B TI-TL16C550B Datasheet
499Kb / 35P
[Old version datasheet]   ASYNCHRONOUS COMMUNICATIONS ELEMENT
TL16C554A TI1-TL16C554A_13 Datasheet
1Mb / 46P
[Old version datasheet]   ASYNCHRONOUS-COMMUNICATIONS ELEMENT
TL16C554FNR TI-TL16C554FNR Datasheet
589Kb / 35P
[Old version datasheet]   ASYNCHRONOUS COMMUNICATIONS ELEMENT
TL16C450 TI1-TL16C450_09 Datasheet
395Kb / 27P
[Old version datasheet]   ASYNCHRONOUS COMMUNICATIONS ELEMENT
TL16C552AFNR TI-TL16C552AFNR Datasheet
473Kb / 38P
[Old version datasheet]   DUAL ASYNCHRONOUS COMMUNICATIONS ELEMENT
logo
IK Semicon Co., Ltd
IN16C554PL IKSEMICON-IN16C554PL Datasheet
426Kb / 24P
   QUAD-UART ASYNCHRONOUS COMMUNICATIONS ELEMENT
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21


データシート ダウンロード

Go To PDF Page


リンク URL




プライバシーポリシー
ALLDATASHEET.JP
ALLDATASHEETはお客様のビジネスに役立ちますか?  [ DONATE ] 

Alldatasheetは   |   広告   |   お問い合わせ   |   プライバシーポリシー   |   リンク交換   |   メーカーリスト
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com