データシートサーチシステム
  Japanese  ▼
ALLDATASHEET.JP

X  

GS8673EQ36BGK-675 データシート(PDF) 6 Page - GSI Technology

部品番号 GS8673EQ36BGK-675
部品情報  On-Chip ECC with virtually zero SER
Download  31 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
メーカー  GSI [GSI Technology]
ホームページ  http://www.gsitechnology.com
Logo GSI - GSI Technology

GS8673EQ36BGK-675 データシート(HTML) 6 Page - GSI Technology

Back Button GS8673EQ36BGK-675 Datasheet HTML 2Page - GSI Technology GS8673EQ36BGK-675 Datasheet HTML 3Page - GSI Technology GS8673EQ36BGK-675 Datasheet HTML 4Page - GSI Technology GS8673EQ36BGK-675 Datasheet HTML 5Page - GSI Technology GS8673EQ36BGK-675 Datasheet HTML 6Page - GSI Technology GS8673EQ36BGK-675 Datasheet HTML 7Page - GSI Technology GS8673EQ36BGK-675 Datasheet HTML 8Page - GSI Technology GS8673EQ36BGK-675 Datasheet HTML 9Page - GSI Technology GS8673EQ36BGK-675 Datasheet HTML 10Page - GSI Technology Next Button
Zoom Inzoom in Zoom Outzoom out
 6 / 31 page
background image
GS8673EQ18/36BK-675/625/550/500
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Rev: 1.06 5/2012
6/31
© 2011, GSI Technology
Power Up Requirements
For reliability purposes, power supplies must power up simultaneously, or in the following sequence:
VSS, VDD, VDDQ, VREF and inputs.
Power supplies must power down simultaneously, or in the reverse sequence.
After power supplies power up, the following start-up sequence must be followed.
Step 1 (Recommended, but not required): Assert RST High for at least 1ms.
While RST is asserted high:
• The DLL is disabled, regardless of the state of the DLL pin.
• Read and Write operations are ignored.
Note: If possible, RST should be asserted High before input clocks (CK, CK, KD, KD) begin toggling, and remain asserted High
until input clocks are stable and toggling within specification, in order to prevent unstable, out-of-spec input clocks from causing
trouble in the SRAM.
Step 2: Begin toggling input clocks.
After input clocks begin toggling, but not necessarily within specification:
• Q are placed in the non-Read state, and remain so until the first Read operation.
• QVLD are driven Low, and remain so until the first Read operation.
• CQ, CQ begin toggling, but not necessarily within specification.
Step 3: Wait until input clocks are stable and toggling within specification.
Step 4: De-assert RST Low (if asserted High).
Step 5: Wait at least 160K (163,840) cycles.
During this time:
• Output driver and input termination impedances are calibrated (i.e. set to the programmed values).
Note: The DLL pin may be asserted High or de-asserted Low during this time. If asserted High, DLL synchronization begins
immediately after output driver and input termination impedance calibration has completed. If de-asserted Low, DLL
synchronization begins after the DLL pin is asserted High (see Step 6). In either case, Step 7 must follow thereafter.
Step 6: Assert DLL pin High (if de-asserted Low).
Step 7: Wait at least 64K (65,536) cycles.
During this time:
• The DLL is enabled and synchronized properly.
After DLL synchronization has completed:
• CQ, CQ begin toggling within specification.
Step 8: Begin initiating Read and Write operations.


同様の部品番号 - GS8673EQ36BGK-675

メーカー部品番号データシート部品情報
logo
GSI Technology
GS8673EQ36BGK-625 GSI-GS8673EQ36BGK-625 Datasheet
451Kb / 31P
   On-Chip ECC with virtually zero SER
GS8673EQ36BGK-625IS GSI-GS8673EQ36BGK-625IS Datasheet
368Kb / 25P
   For use with GSI SRAM Port IP
GS8673EQ36BGK-625S GSI-GS8673EQ36BGK-625S Datasheet
368Kb / 25P
   For use with GSI SRAM Port IP
More results

同様の説明 - GS8673EQ36BGK-675

メーカー部品番号データシート部品情報
logo
GSI Technology
GS8673ED36BK-625I GSI-GS8673ED36BK-625I Datasheet
457Kb / 31P
   On-Chip ECC with virtually zero SER
GS8673EQ18BK-625 GSI-GS8673EQ18BK-625 Datasheet
451Kb / 31P
   On-Chip ECC with virtually zero SER
GS8672Q38BE-450I GSI-GS8672Q38BE-450I Datasheet
457Kb / 28P
   On-Chip ECC with virtually zero SER
GS8673ED18BGK-625 GSI-GS8673ED18BGK-625 Datasheet
457Kb / 31P
   On-Chip ECC with virtually zero SER
GS8673ED36BK-550 GSI-GS8673ED36BK-550 Datasheet
457Kb / 31P
   On-Chip ECC with virtually zero SER
GS8672D37BGE-375 GSI-GS8672D37BGE-375 Datasheet
483Kb / 28P
   On-Chip ECC with virtually zero SER
GS8672D20BGE-633 GSI-GS8672D20BGE-633 Datasheet
483Kb / 30P
   On-Chip ECC with virtually zero SER
GS8672Q19BGE-300 GSI-GS8672Q19BGE-300 Datasheet
475Kb / 27P
   On-Chip ECC with virtually zero SER
GS8673ED36BK-675I GSI-GS8673ED36BK-675I Datasheet
457Kb / 31P
   On-Chip ECC with virtually zero SER
GS8672D20BE-450I GSI-GS8672D20BE-450I Datasheet
483Kb / 30P
   On-Chip ECC with virtually zero SER
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31


データシート ダウンロード

Go To PDF Page


リンク URL




プライバシーポリシー
ALLDATASHEET.JP
ALLDATASHEETはお客様のビジネスに役立ちますか?  [ DONATE ] 

Alldatasheetは   |   広告   |   お問い合わせ   |   プライバシーポリシー   |   リンク交換   |   メーカーリスト
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com