データシートサーチシステム
  Japanese  ▼
ALLDATASHEET.JP

X  

GS81302D20E-450I データシート(PDF) 8 Page - GSI Technology

部品番号 GS81302D20E-450I
部品情報  144Mb SigmaQuad-II Burst of 4 SRAM
Download  31 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
メーカー  GSI [GSI Technology]
ホームページ  http://www.gsitechnology.com
Logo GSI - GSI Technology

GS81302D20E-450I データシート(HTML) 8 Page - GSI Technology

Back Button GS81302D20E-450I Datasheet HTML 4Page - GSI Technology GS81302D20E-450I Datasheet HTML 5Page - GSI Technology GS81302D20E-450I Datasheet HTML 6Page - GSI Technology GS81302D20E-450I Datasheet HTML 7Page - GSI Technology GS81302D20E-450I Datasheet HTML 8Page - GSI Technology GS81302D20E-450I Datasheet HTML 9Page - GSI Technology GS81302D20E-450I Datasheet HTML 10Page - GSI Technology GS81302D20E-450I Datasheet HTML 11Page - GSI Technology GS81302D20E-450I Datasheet HTML 12Page - GSI Technology Next Button
Zoom Inzoom in Zoom Outzoom out
 8 / 31 page
background image
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Rev: 1.05c 8/2017
8/31
© 2011, GSI Technology
GS81302D06/11/20/38E-500/450/400/350
FLXDrive-II Output Driver Impedance Control
HSTL I/O SigmaQuad-II+ SRAMs are supplied with programmable impedance output drivers. The ZQ pin must be connected to
VSS via an external resistor, RQ, to allow the SRAM to monitor and adjust its output driver impedance. The value of RQ must be
5X the value of the desired RAM output impedance. The allowable range of RQ to guarantee impedance matching continuously is
between 175
 and 350. Periodic readjustment of the output driver impedance is necessary as the impedance is affected by drifts
in supply voltage and temperature. The SRAM’s output impedance circuitry compensates for drifts in supply voltage and
temperature. A clock cycle counter periodically triggers an impedance evaluation, resets and counts again. Each impedance
evaluation may move the output driver impedance level one step at a time towards the optimum level. The output driver is
implemented with discrete binary weighted impedance steps.
Input Termination Impedance Control
These SigmaQuad-II+ SRAMs are supplied with programmable input termination on Data (D), Byte Write (BW), and Clock (K/K)
input receivers. Input termination can be enabled or disabled via the ODT pin (6R). When the ODT pin is tied Low (or left
floating —the pin has a small pull-down resistor), input termination is disabled. When the ODT pin is tied High, input termination
is enabled. Termination impedance is programmed via the same RQ resistor (connected between the ZQ pin and VSS) used to
program output driver impedance, and is nominally RQ*0.6 Thevenin-equivalent when RQ is between 175
 and 250. Periodic
readjustment of the termination impedance occurs to compensate for drifts in supply voltage and temperature, in the same manner
as for driver impedance (see above).
Note:
When ODT = 1, Data (D), Byte Write (BW), and Clock (K, K) input termination is always enabled. Consequently, D, BW, K, K
inputs should always be driven High or Low; they should never be tri-stated (i.e., in a High-Z state). If the inputs are tri-stated, the
input termination will pull the signal to VDDQ/2 (i.e., to the switch point of the diff-amp receiver), which could cause the receiver
to enter a meta-stable state, resulting in the receiver consuming more power than it normally would. This could result in the
device’s operating currents being higher.


同様の部品番号 - GS81302D20E-450I

メーカー部品番号データシート部品情報
logo
GSI Technology
GS81302D20E-400 GSI-GS81302D20E-400 Datasheet
515Kb / 31P
   144Mb SigmaQuad-II Burst of 4 SRAM
GS81302D20E-400I GSI-GS81302D20E-400I Datasheet
515Kb / 31P
   144Mb SigmaQuad-II Burst of 4 SRAM
More results

同様の説明 - GS81302D20E-450I

メーカー部品番号データシート部品情報
logo
GSI Technology
GS81302D06 GSI-GS81302D06 Datasheet
405Kb / 31P
   144Mb SigmaQuad-II Burst of 4 SRAM
GS81302DT06E-500 GSI-GS81302DT06E-500 Datasheet
515Kb / 31P
   144Mb SigmaQuad-II Burst of 4 SRAM
GS81302D38AGD-450I GSI-GS81302D38AGD-450I Datasheet
446Kb / 26P
   144Mb SigmaQuad-II Burst of 4 SRAM
GS81302D11E-350I GSI-GS81302D11E-350I Datasheet
515Kb / 31P
   144Mb SigmaQuad-II Burst of 4 SRAM
GS81302D38GE-450I GSI-GS81302D38GE-450I Datasheet
515Kb / 31P
   144Mb SigmaQuad-II Burst of 4 SRAM
GS81302D20AGD-450I GSI-GS81302D20AGD-450I Datasheet
446Kb / 26P
   144Mb SigmaQuad-II Burst of 4 SRAM
GS81302DT38GE-450I GSI-GS81302DT38GE-450I Datasheet
515Kb / 31P
   144Mb SigmaQuad-II Burst of 4 SRAM
GS81302D11E-450I GSI-GS81302D11E-450I Datasheet
515Kb / 31P
   144Mb SigmaQuad-II Burst of 4 SRAM
GS81302D11GE-350 GSI-GS81302D11GE-350 Datasheet
515Kb / 31P
   144Mb SigmaQuad-II Burst of 4 SRAM
GS81302D20E-400I GSI-GS81302D20E-400I Datasheet
515Kb / 31P
   144Mb SigmaQuad-II Burst of 4 SRAM
GS81302D20AGD-500 GSI-GS81302D20AGD-500 Datasheet
446Kb / 26P
   144Mb SigmaQuad-II Burst of 4 SRAM
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31


データシート ダウンロード

Go To PDF Page


リンク URL




プライバシーポリシー
ALLDATASHEET.JP
ALLDATASHEETはお客様のビジネスに役立ちますか?  [ DONATE ] 

Alldatasheetは   |   広告   |   お問い合わせ   |   プライバシーポリシー   |   リンク交換   |   メーカーリスト
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com