データシートサーチシステム
  Japanese  ▼
ALLDATASHEET.JP

X  

AD9235BCPZRL7-40 データシート(PDF) 10 Page - Analog Devices

部品番号 AD9235BCPZRL7-40
部品情報  3V A/D Converter
Download  41 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
メーカー  AD [Analog Devices]
ホームページ  http://www.analog.com
Logo AD - Analog Devices

AD9235BCPZRL7-40 データシート(HTML) 10 Page - Analog Devices

Back Button AD9235BCPZRL7-40 Datasheet HTML 6Page - Analog Devices AD9235BCPZRL7-40 Datasheet HTML 7Page - Analog Devices AD9235BCPZRL7-40 Datasheet HTML 8Page - Analog Devices AD9235BCPZRL7-40 Datasheet HTML 9Page - Analog Devices AD9235BCPZRL7-40 Datasheet HTML 10Page - Analog Devices AD9235BCPZRL7-40 Datasheet HTML 11Page - Analog Devices AD9235BCPZRL7-40 Datasheet HTML 12Page - Analog Devices AD9235BCPZRL7-40 Datasheet HTML 13Page - Analog Devices AD9235BCPZRL7-40 Datasheet HTML 14Page - Analog Devices Next Button
Zoom Inzoom in Zoom Outzoom out
 10 / 41 page
background image
Data Sheet
AD9235
Rev. D | Page 9 of 40
DEFINITIONS OF SPECIFICATIONS
Analog Bandwidth (Full Power Bandwidth)
The analog input frequency at which the spectral power of the
fundamental frequency (as determined by the FFT analysis) is
reduced by 3 dB.
Aperture Delay (tA)
The delay between the 50% point of the rising edge of the clock
and the instant at which the analog input is sampled.
Aperture Jitter (tJ)
The sample-to-sample variation in aperture delay.
Integral Nonlinearity (INL)
The deviation of each individual code from a line drawn from
negative full scale through positive full scale. The point used as
negative full scale occurs ½ LSB before the first code transition.
Positive full scale is defined as a level 1 ½ LSBs beyond the last
code transition. The deviation is measured from the middle of
each particular code to the true straight line.
Differential Nonlinearity (DNL, No Missing Codes)
An ideal ADC exhibits code transitions that are exactly 1 LSB
apart. DNL is the deviation from this ideal value. Guaranteed
no missing codes to 12-bit resolution indicates that all 4096
codes must be present over all operating ranges.
Offset Error
The major carry transition should occur for an analog value
½ LSB below VIN+ = VIN–. Offset error is defined as the
deviation of the actual transition from that point.
Gain Error
The first code transition should occur at an analog value ½ LSB
above negative full scale. The last transition should occur at an
analog value 1 ½ LSB below the positive full scale. Gain error is
the deviation of the actual difference between first and last code
transitions and the ideal difference between first and last code
transitions.
Temperature Drift
The temperature drift for offset error and gain error specifies
the maximum change from the initial (25°C) value to the value
at TMIN or TMAX.
Power Supply Rejection Ratio
The change in full scale from the value with the supply
at the minimum limit to the value with the supply at its
maximum limit.
Total Harmonic Distortion (THD)1
The ratio of the rms sum of the first six harmonic components
to the rms value of the measured input signal.
1
AC specifications may be reported in dBc (degrades as signal levels are
lowered) or in dBFS (always related back to converter full scale).
Signal-to-Noise and Distortion (SINAD)1
The ratio of the rms signal amplitude (set 0.5 dB below full
scale) to the rms value of the sum of all other spectral compo-
nents below the Nyquist frequency, including harmonics but
excluding dc.
Effective Number of Bits (ENOB)
The ENOB for a device for sine wave inputs at a given input
frequency can be calculated directly from its measured SINAD
using the following formula
N = (SINAD − 1.76)/6.02
Signal-to-Noise Ratio (SNR)1
The ratio of the rms signal amplitude (set at 0.5 dB below full
scale) to the rms value of the sum of all other spectral compo-
nents below the Nyquist frequency, excluding the first six
harmonics and dc.
Spurious-Free Dynamic Range (SFDR)1
The difference in dB between the rms amplitude of the input
signal and the peak spurious signal.
Two-Tone SFDR1
The ratio of the rms value of either input tone to the rms value
of the peak spurious component. The peak spurious component
may or may not be an IMD product.
Clock Pulse Width and Duty Cycle
Pulse-width high is the minimum amount of time that the
clock pulse should be left in the Logic 1 state to achieve rated
performance. Pulse-width low is the minimum time the clock
pulse should be left in the low state. At a given clock rate, these
specifications define an acceptable clock duty cycle.
Minimum Conversion Rate
The clock rate at which the SNR of the lowest analog signal
frequency drops by no more than 3 dB below the
guaranteed limit.
Maximum Conversion Rate
The clock rate at which parametric testing is performed.
Output Propagation Delay (tPD)
The delay between the clock logic threshold and the time when
all bits are within valid logic levels.
Out-of-Range Recovery Time
The time it takes for the ADC to reacquire the analog input
after a transition from 10% above positive full scale to 10%
above negative full scale, or from 10% below negative full scale
to 10% below positive full scale.


同様の部品番号 - AD9235BCPZRL7-40

メーカー部品番号データシート部品情報
logo
Analog Devices
AD9235BCPZRL7-40 AD-AD9235BCPZRL7-40 Datasheet
838Kb / 40P
   12-Bit, 20/40/65 MSPS 3 V A/D Converter
REV. D
AD9235BCPZRL7-40 AD-AD9235BCPZRL7-40 Datasheet
838Kb / 40P
   12-Bit, 20/40/65 MSPS 3 V A/D Converter
REV. D
AD9235BCPZRL7-40 AD-AD9235BCPZRL7-40 Datasheet
838Kb / 40P
   12-Bit, 20/40/65 MSPS 3 V A/D Converter
REV. D
More results

同様の説明 - AD9235BCPZRL7-40

メーカー部品番号データシート部品情報
logo
Analog Devices
AD9283 AD-AD9283_17 Datasheet
279Kb / 13P
   3V A/D Converter
AD9215 AD-AD9215_17 Datasheet
1,012Kb / 37P
   3V A/D Converter
AD9214 AD-AD9214_17 Datasheet
479Kb / 21P
   3V A/D Converter
logo
Texas Instruments
ADC10065 TI1-ADC10065_14 Datasheet
1Mb / 27P
[Old version datasheet]   10-Bit 65 MSPS 3V A/D Converter
ADC10065 TI1-ADC10065_15 Datasheet
1Mb / 26P
[Old version datasheet]   10-Bit 65 MSPS 3V A/D Converter
logo
Analog Devices
AD9283S AD-AD9283S Datasheet
126Kb / 8P
   8-Bit, 100 MSPS 3V A/D Converter
logo
National Semiconductor ...
ADC10065 NSC-ADC10065 Datasheet
945Kb / 19P
   ADC10065 10-Bit 65 MSPS 3V A/D Converter
ADC10040 NSC-ADC10040 Datasheet
914Kb / 19P
   10-Bit, 40 MSPS, 3V, 55.5 mW A/D Converter
logo
Linear Technology
LTC1282 LINER-LTC1282 Datasheet
439Kb / 24P
   3V 140ksps 12-Bit Sampling A/D Converter with Reference
logo
Analog Devices
AD9215 AD-AD9215 Datasheet
1Mb / 36P
   10-Bit, 65/80/105 MSPS, 3V A/D Converter
REV. A
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41


データシート ダウンロード

Go To PDF Page


リンク URL




プライバシーポリシー
ALLDATASHEET.JP
ALLDATASHEETはお客様のビジネスに役立ちますか?  [ DONATE ] 

Alldatasheetは   |   広告   |   お問い合わせ   |   プライバシーポリシー   |   リンク交換   |   メーカーリスト
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com